MK30DN512ZVLK10 Freescale Semiconductor, MK30DN512ZVLK10 Datasheet - Page 1309

no-image

MK30DN512ZVLK10

Manufacturer Part Number
MK30DN512ZVLK10
Description
ARM Microcontrollers - MCU KINETIS 512K SLCD
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MK30DN512ZVLK10

Core
ARM Cortex M4
Processor Series
K30
Data Bus Width
32 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
512 KB
Data Ram Size
128 KB
On-chip Adc
Yes
Operating Supply Voltage
1.71 V to 3.6 V
Operating Temperature Range
- 40 C to + 105 C
Package / Case
LQFP-80
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MK30DN512ZVLK10
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
The module monitors the activities of all other modules, supplies the clocks for them, and
when enabled, automatically gates off the corresponding clocks.
45.5.5 Clock generator
The clock generator generates the SDHC_CLK by peripheral source clock in two stages.
The following diagram illustrates the structure of the divider. The term "base" represents
the frequency of peripheral source clock.
The first stage outputs an intermediate clock (DIV), which can be base, base/2, base/3, ...,
or base/16.
The second stage is a prescaler, and outputs the actual clock (SDHC_CLK). This clock is
the driving clock for all sub modules of the SD protocol unit, and the sync FIFOs to
synchronize with the data rate from the internal data buffer. The frequency of the clock
output from this stage, can be DIV, DIV/2, DIV/4,..., or DIV/256. Thus the highest
frequency of the SDHC_CLK is base, and the next highest is base/2, while the lowest
frequency is base/4096. If the base clock is of equal duty ratio (usually true), the duty
cycle of SDHC_CLK is also 50%, even when the compound divisor is an odd value.
45.5.6 SDIO card interrupt
This section discusses SDIO interrupt handling.
45.5.6.1 Interrupts in 1-bit mode
In this case the DAT[1] pin is dedicated to providing the interrupt function. An interrupt
is asserted by pulling the DAT[1] low from the SDIO card, until the interrupt service is
finished to clear the interrupt.
Freescale Semiconductor, Inc.
Base
1. Bus clock.
2. SDHC clock.
3. System clock.
1st divisor
by 1, 2, 3, ..., 16
Figure 45-35. Two stages of the clock divider
K30 Sub-Family Reference Manual, Rev. 6, Nov 2011
DIV
2nd divisor
by (1*), 2, 4, ..., 256
Chapter 45 Secured digital host controller (SDHC)
(SD_CLK_2X*)
SD_CLK
1309

Related parts for MK30DN512ZVLK10