MK30DN512ZVLK10 Freescale Semiconductor, MK30DN512ZVLK10 Datasheet - Page 1202

no-image

MK30DN512ZVLK10

Manufacturer Part Number
MK30DN512ZVLK10
Description
ARM Microcontrollers - MCU KINETIS 512K SLCD
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MK30DN512ZVLK10

Core
ARM Cortex M4
Processor Series
K30
Data Bus Width
32 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
512 KB
Data Ram Size
128 KB
On-chip Adc
Yes
Operating Supply Voltage
1.71 V to 3.6 V
Operating Temperature Range
- 40 C to + 105 C
Package / Case
LQFP-80
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MK30DN512ZVLK10
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Functional description
As long as C2[SBK] is set, transmitter logic continuously loads break characters into the
transmit shift register. After software clears the C2[SBK] bit, the shift register finishes
transmitting the last break character and then transmits at least one logic 1. The automatic
logic 1 at the end of a break character guarantees the recognition of the start bit of the
next character. Break bits are not supported when C7816[ISO_7816E] is set/enabled.
44.4.1.5 Idle characters
An idle character contains all logic 1s and has no start, stop, or parity bit. Idle character
length depends on the C1[M] and C1[PE] bits and the C4[M10] bit. The preamble is a
synchronizing idle character that begins the first transmission initiated after setting the
C2[TE] bit. When C7816[ISO_7816E] is set/enabled, idle characters are not sent or
detected. When data is not being transmitted the data I/O line is in an inactive state.
If the C2[TE] bit is cleared during a transmission, the transmit data output signal
becomes idle after completion of the transmission in progress. Clearing and then setting
the C2[TE] bit during a transmission queues an idle character to be sent after the
dataword currently being transmitted.
1202
S2[BRK13]
0
0
0
1
1
When queuing a break character, it will be transmitted
following the completion of the data value currently being
shifted out from the shift register. This means that if data is
queued in the data buffer to be transmitted, the break character
will preempt that queued data. The queued data will then be
transmitted after the break character is complete.
When queuing an idle character the idle character will be
transmitted following the completion of the data value currently
being shifted out from the shift register. This means that if data
Table 44-163. Transmit break character length (continued)
K30 Sub-Family Reference Manual, Rev. 6, Nov 2011
C1[M]
1
1
1
0
1
NOTE
C4[M10]
Note
0
1
1
C1[PE]
0
1
Freescale Semiconductor, Inc.
Bits transmitted
11
11
12
13
14

Related parts for MK30DN512ZVLK10