MK30DN512ZVLK10 Freescale Semiconductor, MK30DN512ZVLK10 Datasheet - Page 1144

no-image

MK30DN512ZVLK10

Manufacturer Part Number
MK30DN512ZVLK10
Description
ARM Microcontrollers - MCU KINETIS 512K SLCD
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MK30DN512ZVLK10

Core
ARM Cortex M4
Processor Series
K30
Data Bus Width
32 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
512 KB
Data Ram Size
128 KB
On-chip Adc
Yes
Operating Supply Voltage
1.71 V to 3.6 V
Operating Temperature Range
- 40 C to + 105 C
Package / Case
LQFP-80
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MK30DN512ZVLK10
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Functional Description
the I2C module is an active master, if it detects that SMBCLK low has exceeded the
value of T
byte in the transfer process. When the I2C module is a slave, if it detects the
T
START condition.
43.4.4.1.2 SCL High Timeout
When the I2C module has determined that the SMBCLK and SMBDAT signals have
been high for at least T
occur in two ways:
Any master detecting either scenario can assume the bus is free when SHTF1 rises. A
HIGH timeout occurs in scenario 2 if a master ever detects that both the BUSY bit is high
and SHTF1 is high.
When the SMBDAT signal is low and the SMBCLK signal is high for a period of time,
the other kind of timeout occurs. The time period must be defined in software. SHTF2 is
used as the flag when the time limit is reached. This flag is also an interrupt resource, so
it also triggers IICIF.
43.4.4.1.3 CSMBCLK TIMEOUT MEXT and CSMBCLK TIMEOUT SEXT
The following figure illustrates the definition of the timeout intervals T
T
clock cycles for a period greater than T
defined as START-to-ACK, ACK-to-ACK, or ACK-to-STOP. When CSMBCLK
TIMEOUT MEXT occurs, SMBus MEXT rises and also triggers the SLTF.
1144
1. HIGH timeout detected after a STOP condition appears on the bus
2. HIGH timeout detected after a START condition, but before a STOP condition
TIMEOUT,MIN
LOW:MEXT
appears on the bus
TIMEOUT,MIN
. When in master mode, the I2C module must not cumulatively extend its
condition, it resets its communication and is then able to receive a new
, it must generate a stop condition within or after the current data
K30 Sub-Family Reference Manual, Rev. 6, Nov 2011
HIGH:MAX
, it assumes that the bus is idle. A HIGH timeout can
LOW:MEXT
within a byte, where each byte is
Freescale Semiconductor, Inc.
LOW:SEXT
and

Related parts for MK30DN512ZVLK10