HD6417727F100CV Renesas Electronics America, HD6417727F100CV Datasheet - Page 848

SH3-DSP, LEAD FREE

HD6417727F100CV

Manufacturer Part Number
HD6417727F100CV
Description
SH3-DSP, LEAD FREE
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417727F100CV

Core Processor
SH-3 DSP
Core Size
32-Bit
Speed
100MHz
Connectivity
FIFO, SCI, SIO, SmartCard, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
104
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.6 V ~ 2.05 V
Data Converters
A/D 6x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
240-QFP Exposed Pad, 240-eQFP, 240-HQFP
Cpu Family
SuperH
Device Core Size
32b
Frequency (max)
100MHz
Interface Type
SCI/USB
Program Memory Size
Not Required
Total Internal Ram Size
16KB
# I/os (max)
104
Number Of Timers - General Purpose
4
Operating Supply Voltage (typ)
1.8/3.3V
Operating Supply Voltage (max)
2.05/3.6V
Operating Supply Voltage (min)
1.6/2.6V
On-chip Adc
6-chx10-bit
On-chip Dac
2-chx8-bit
Instruction Set Architecture
RISC
Operating Temp Range
-20C to 75C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
240
Package Type
HQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
Compliant
Section 25 LCD Controller
25.3
25.3.1
This LCDC is capable of controlling displays with up to 1024 × 1024 dots and 16 bpp (bits per
pixel). The image data for display is stored in system memory, which is shared with the CPU.
This LCDC should read the data from system memory between display periods.
The SH7727 has a maximum 32-burst memory read operation and a 2.4-kbyte line buffer, so
although a complete breakdown of the display is unlikely, there may be some problems with the
display depending on the combination.
The bus-occupancy rate described below should not, as a rule, exceed 40%.
Bus-occupancy rate (%) =
The overhead coefficient depends on the bus used by the SDRAM in CL2, as indicated below.
If the hardware rotation function is not used (ROT = 0), the overhead coefficient is 1.375 if a 32-
bit bus is used and 1.188 if a 16-bit bus is used.
If the hardware rotation function is used (ROT = 1), the overhead coefficient is determined by the
access unit select (AU) setting and the bus width, as follows.
Access Unit Select (AU) Setting
4-burst operation
8-burst operation
16-burst operation
32-burst operation
Rev.6.00 Mar. 27, 2009 Page 790 of 1036
REJ09B0254-0600
Operation
LCD Module Sizes which can be Displayed in this LCDC
Overhead coefficient × total number of display pixels ((HDCN + 1) × 8 × (VDLN + 1)) ×
frame rate (Hz) × number of colors (bpp) × 100
32-Bit Bus
2.500
1.750
1.375
1.188
CKIO (Hz) × bus width (bits)
16-Bit Bus
1.750
1.375
1.188
1.094

Related parts for HD6417727F100CV