HD6417727F100CV Renesas Electronics America, HD6417727F100CV Datasheet - Page 679

SH3-DSP, LEAD FREE

HD6417727F100CV

Manufacturer Part Number
HD6417727F100CV
Description
SH3-DSP, LEAD FREE
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417727F100CV

Core Processor
SH-3 DSP
Core Size
32-Bit
Speed
100MHz
Connectivity
FIFO, SCI, SIO, SmartCard, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
104
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.6 V ~ 2.05 V
Data Converters
A/D 6x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
240-QFP Exposed Pad, 240-eQFP, 240-HQFP
Cpu Family
SuperH
Device Core Size
32b
Frequency (max)
100MHz
Interface Type
SCI/USB
Program Memory Size
Not Required
Total Internal Ram Size
16KB
# I/os (max)
104
Number Of Timers - General Purpose
4
Operating Supply Voltage (typ)
1.8/3.3V
Operating Supply Voltage (max)
2.05/3.6V
Operating Supply Voltage (min)
1.6/2.6V
On-chip Adc
6-chx10-bit
On-chip Dac
2-chx8-bit
Instruction Set Architecture
RISC
Operating Temp Range
-20C to 75C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
240
Package Type
HQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
Compliant
Bit 13: TFEMP
0
1
Bit 12—Transmit Data Transfer Request (TDREQ): The transmit data transfer request is
issued when empty area of transmit FIFO exceed the setting of TFWM bit of SIFCTR register.
This bit is effective when 1 is written to TXE bit of SICTR register. This bit shows condition of
transmit FIFO. SIOF clears this bit if empty area of transmit FIFO is smaller than the set value of
TFWM bit of SIMDR register. SIOF issues a transmit interrupt if the interrupt issuing is allowed
for this bit.
Bit 12: TDREQ
0
1
Bit 10—Receive Control Data Ready (RCRDY): This bit shows condition of SIRCR register.
SIOF clears SIOF register when SIRCR register is read.
New received data will be overwritten to SIRCR register if valid data is received and written to
SIRCR register while this bit shows 1. This bit is effective when 1 is written to RXE bit of SICTR
register. SIOF issues a control interrupt if the interrupt issuing is allowed to bit.
Bit 10: RCRDY
0
1
Bit 9—Receive FIFO Full (RFFUL): This bit shows condition of Receive FIFO. SIOF clears
when SIRDR register is read. This bit is effective when 1 is written to RXE bit of SICTR register.
SIOF issues a control interrupt when the interrupt issuing is allowed.
Bit 9: RFFUL
0
1
Bit 8—Receive Data Transfer Request (RDREQ): The receive data transfer request is issued
when effective received data in receive FIFO exceed the setting of RFWM bit of SIMDR register.
This bit is effective when 1 is written to RXE bit of SICTR register. This bit shows condition of
receive FIFO. SIOF clears this bit if effective received data area in FIFO is smaller than the set
Description
Transmit FIFO is not empty
Transmit FIFO is empty
Description
No transmit request exists.
Transmit request exists.
Description
Effective data is not stored in SIRCR register
Effective data is stored in SIRCR register
Description
Receive FIFO is not full
Receive FIFO is full
Rev.6.00 Mar. 27, 2009 Page 621 of 1036
Section 20 Serial IO (SIOF)
REJ09B0254-0600
(Initial value)
(Initial value)
(Initial value)
(Initial value)

Related parts for HD6417727F100CV