NH82801FBM S L89K Intel, NH82801FBM S L89K Datasheet - Page 97
NH82801FBM S L89K
Manufacturer Part Number
NH82801FBM S L89K
Description
Manufacturer
Intel
Datasheet
1.NH82801FBM_S_L89K.pdf
(786 pages)
Specifications of NH82801FBM S L89K
Lead Free Status / RoHS Status
Compliant
- Current page: 97 of 786
- Download datasheet (5Mb)
5
5.1
5.1.1
5.1.2
Intel
Table 5-1. PCI Bridge Initiator Cycle Types
®
I/O Controller Hub 6 (ICH6) Family Datasheet
Functional Description
This chapter describes the functions and interfaces of the ICH6 Family.
PCI-to-PCI Bridge (D30:F0)
The PCI-to-PCI bridge resides in PCI Device 30, Function 0 on bus #0. This portion of the ICH6
implements the buffering and control logic between PCI and Direct Media Interface (DMI). The
arbitration for the PCI bus is handled by this PCI device. The PCI decoder in this device must
decode the ranges for the DMI. All register contents are lost when core well power is removed.
Direct Media Interface (DMI) is the chip-to-chip connection between the Memory Controller Hub /
Graphics and Memory Controller Hub ((G)MCH) and I/O Controller Hub 6 (ICH6). This high-
speed interface integrates advanced priority-based servicing allowing for concurrent traffic and
true isochronous transfer capabilities. Base functionality is completely software transparent
permitting current and legacy software to operate normally.
In order to provide for true isochronous transfers and configurable Quality of Service (QoS)
transactions, the ICH6 supports two virtual channels on DMI: VC0 and VC1. These two channels
provide a fixed arbitration scheme where VC1 is always the highest priority. VC0 is the default
conduit of traffic for DMI and is always enabled. VC1 must be specifically enabled and configured
at both ends of the DMI link (i.e., the ICH6 and (G)MCH).
Configuration registers for DMI, virtual channel support, and DMI active state power management
(ASPM) are in the RCRB space in the Chipset Configuration Registers
PCI Bus Interface
The ICH6 PCI interface provides a 33 MHz, PCI Local Bus Specification, Revision 2.3-compliant
implementation. All PCI signals are 5 V tolerant (except PME#). The ICH6 integrates a PCI arbiter
that supports up to seven external PCI bus masters in addition to the internal ICH6 requests.
PCI Bridge As an Initiator
The bridge initiates cycles on the PCI bus when granted by the PCI arbiter. The bridge generates
the cycle types shown in
I/O Read/Write
Memory Read/Write
Configuration Read/Write
Special Cycles
Command
Table
2h/3h
6h/7h
Ah/Bh
1h
5-1.
C/BE#
Non-posted
Writes are posted
Non-posted
Posted
Notes
(Section
Functional Description
7).
97
Related parts for NH82801FBM S L89K
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
Manufacturer:
Intel
Datasheet:
Part Number:
Description:
Microprocessor: Intel Celeron M Processor 320 and Ultra Low Voltage Intel Celeron M Processor at 600MHz
Manufacturer:
Intel Corporation
Part Number:
Description:
Intel 82550 Fast Ethernet Multifunction PCI/CardBus Controller
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel StrataFlash memory 32 Mbit. Access speed 120 ns
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel StrataFlash memory 32 Mbit. Access speed 120 ns
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel StrataFlash memory 64 Mbit. Access speed 150 ns
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel StrataFlash memory 32 Mbit. Access speed 100 ns
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
DA28F640J5A-1505 Volt Intel StrataFlash Memory
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
5 Volt Intel StrataFlash?? Memory
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
5 Volt Intel StrataFlash?? Memory
Manufacturer:
Intel Corporation
Part Number:
Description:
Intel 6300ESB I/O Controller Hub
Manufacturer:
Intel Corporation
Datasheet: