NH82801FBM S L89K Intel, NH82801FBM S L89K Datasheet - Page 301

no-image

NH82801FBM S L89K

Manufacturer Part Number
NH82801FBM S L89K
Description
Manufacturer
Intel
Datasheet

Specifications of NH82801FBM S L89K

Lead Free Status / RoHS Status
Compliant
8.2.8
Intel
®
I/O Controller Hub 6 (ICH6) Family Datasheet
Note: It is recommended that software not use this register unless receive interrupt latency is a critical
EREC_INTR—Early Receive Interrupt Register
(LAN Controller—B1:D8:F0)
Offset Address:
Default Value:
The Early Receive Interrupt register allows the internal LAN controller to generate an early
interrupt depending on the length of the frame. The LAN controller will generate an interrupt at the
end of the frame regardless of whether or not Early Receive Interrupts are enabled.
performance issue in that particular software environment. Using this feature may reduce receive
interrupt latency, but will also result in the generation of more interrupts, which can degrade
system efficiency and performance in some environments.
Bit
7:0
Early Receive Count — R/W. When some non-zero value x is programmed into this register, the
LAN controller will set the ER bit in the SCB Status Word Register and assert INTA# when the byte
count indicates that there are x QWords remaining to be received in the current frame (based on the
Type/Length field of the received frame). No Early Receive interrupt will be generated if a value of
00h (the default value) is programmed into this register.
18h
00h
Description
Attribute:
Size:
LAN Controller Registers (B1:D8:F0)
R/W
8 bits
301

Related parts for NH82801FBM S L89K