NH82801FBM S L89K Intel, NH82801FBM S L89K Datasheet - Page 659

no-image

NH82801FBM S L89K

Manufacturer Part Number
NH82801FBM S L89K
Description
Manufacturer
Intel
Datasheet

Specifications of NH82801FBM S L89K

Lead Free Status / RoHS Status
Compliant
18.2.13
Intel
®
I/O Controller Hub 6 (ICH6) Family Datasheet
SSYNC—Stream Synchronization Register
(Intel
Memory Address: HDBAR + 34h
Default Value:
31:8
Bit
7:0
®
Reserved
Stream Synchronization (SSYNC) — R/W. When set to 1, these bits block data from being sent on
or received from the link. Each bit controls the associated stream descriptor (i.e. bit 0 corresponds to
the first stream descriptor, etc.)
To synchronously start a set of DMA engines, these bits are first set to 1. The RUN bits for the
associated stream descriptors are then set to 1 to start the DMA engines. When all streams are
ready (FIFORDY =1), the associated SSYNC bits can all be set to 0 at the same time, and
transmission or reception of bits to or from the link will begin together at the start of the next full link
frame.
To synchronously stop the streams, fist these bits are set, and then the individual RUN bits in the
stream descriptor are cleared by software.
If synchronization is not desired, these bits may be left as 0, and the stream will simply begin running
normally when the stream’s RUN bit is set.
The streams are numbered and the SIE bits assigned sequentially, based on their order in the
register set.
Bit 0: input stream 1
Bit 1: input stream 2
Bit 2: input stream 3
Bit 3: input stream 4
Bit 4: output stream 1
Bit 5: output stream 2
High Definition Audio Controller—D27:F0)
00000000h
Intel
®
High Definition Audio Controller Registers (D27:F0)
Description
Attribute:
Size:
R/W
32 bits
659

Related parts for NH82801FBM S L89K