NH82801FBM S L89K Intel, NH82801FBM S L89K Datasheet - Page 74

no-image

NH82801FBM S L89K

Manufacturer Part Number
NH82801FBM S L89K
Description
Manufacturer
Intel
Datasheet

Specifications of NH82801FBM S L89K

Lead Free Status / RoHS Status
Compliant
Signal Description
2.22
2.22.1
74
Table 2-21. Power and Ground Signals (Sheet 2 of 2)
Table 2-22. Functional Strap Definitions (Sheet 1 of 2)
Pin Straps
Functional Straps
The following signals are used for static configuration. They are sampled at the rising edge of
PWROK to select configurations (except as noted), and then revert later to their normal usage. To
invoke the associated mode, the signal should be driven at least four PCI clocks prior to the time it
is sampled.
LINKALERT#
VccSATAPLL
INTVRMEN
GPIO[25]
V_CPU_IO
GNT[6]#/
GPO[16]
EE_CS
Signal
SPKR
Name
Vss
VRM Enable/
Vcc2_5 VRM
VccSus1_5
No Reboot
1.5 V supply for core well logic (1 pins). This signal is used for the SATA PLL. This power
may be shut off in S3, S4, S5 or G3 states. Must be powered even if SATA not used.
Powered by the same supply as the processor I/O voltage (3 pins). This supply is used to
drive the processor interface signals listed in
Grounds (172 pins).
Top-Block
Integrated
Integrated
Reserved
Reserved
Override
Enable/
Disable
Disable
Usage
Swap
When Sampled
Rising Edge of
Rising Edge of
Rising Edge of
RSMRST#
PWROK
PWROK
Always
Intel
The signal has a weak internal pull-up. If the signal is
sampled low, this indicates that the system is strapped to
the “top-block swap” mode (ICH6 inverts A16 for all cycles
targeting FWH BIOS space). The status of this strap is
readable via the Top Swap bit (Chipset Configuration
Registers:Offset 3414h:bit 0). Note that software will not be
able to clear the Top-Swap bit until the system is rebooted
without GNT6# being pulled down.
This signal requires an external pull-up resistor.
The signal has a weak internal pull-down. If the signal is
sampled high, this indicates that the system is strapped to
the “No Reboot” mode (ICH6 will disable the TCO Timer
system reboot feature). The status of this strap is readable
via the NO REBOOT bit (Chipset Configuration
Registers:Offset 3410h:bit 5).
This signal enables integrated VccSus1_5 VRM when
sampled high.
This signal enables integrated Vcc2_5 VRM when sampled
low. This signal has a weak internal pull-up during
RSMRST# and is disabled within 100 ms after RSMRST#
de-asserts.
This signal has a weak internal pull-down.
NOTE: This signal should not be pulled high.
®
I/O Controller Hub 6 (ICH6) Family Datasheet
Description
Table
2-13.
Comment

Related parts for NH82801FBM S L89K