NH82801FBM S L89K Intel, NH82801FBM S L89K Datasheet - Page 720

no-image

NH82801FBM S L89K

Manufacturer Part Number
NH82801FBM S L89K
Description
Manufacturer
Intel
Datasheet

Specifications of NH82801FBM S L89K

Lead Free Status / RoHS Status
Compliant
High Precision Event Timer Registers
720
NOTE: Reads or writes to unimplemented timers should not be attempted. Read from any unimplemented
Bit
3
2
1
0
registers will return an undetermined value.
Timer n Type (TIMERn_TYPE_CNF) — R/W or RO.
Timer 0:Bit is read/write. 0 = Disable timer to generate periodic interrupt; 1 = Enable timer to
Timers 1, 2: Hardwired to 0. Writes have no affect.
Timer n Interrupt Enable (TIMERn_INT_ENB_CNF) — R/W. This bit must be set to enable timer
n to cause an interrupt when it times out.
1 = Enable.
0 = Disable (Default). The timer can still count and generate appropriate status bits, but will not
Timer Interrupt Type (TIMERn_INT_TYPE_CNF) — R/W.
0 =The timer interrupt is edge triggered. This means that an edge-type interrupt is generated. If
1 =The timer interrupt is level triggered. This means that a level-triggered interrupt is generated.
Reserved . These bits will return 0 when read.
cause an interrupt.
another interrupt occurs, another edge will be generated.
The interrupt will be held active until it is cleared by writing to the bit in the General Interrupt
Status Register. If another interrupt occurs before the interrupt is cleared, the interrupt will
remain active.
generate a periodic interrupt.
Intel
®
Description
I/O Controller Hub 6 (ICH6) Family Datasheet

Related parts for NH82801FBM S L89K