NH82801FBM S L89K Intel, NH82801FBM S L89K Datasheet - Page 588

no-image

NH82801FBM S L89K

Manufacturer Part Number
NH82801FBM S L89K
Description
Manufacturer
Intel
Datasheet

Specifications of NH82801FBM S L89K

Lead Free Status / RoHS Status
Compliant
AC ’97 Audio Controller Registers (D30:F2)
16.1.13
16.1.14
588
MBBAR—Bus Master Base Address Register
(Audio—D30:F2)
Address Offset:
Default Value:
Lockable:
This BAR creates 256-bytes of memory space to signify the base address of the bus master
memory space. The lower 64-bytes of the space pointed to by this register point to the same
registers as the MBBAR.
SVID—Subsystem Vendor Identification Register
(Audio—D30:F2)
Address Offset:
Default Value:
Lockable:
The SVID register, in combination with the Subsystem ID register (D30:F2:2Eh), enable the
operating environment to distinguish one audio subsystem from the other(s).
This register is implemented as write-once register. Once a value is written to it, the value can be
read back. Any subsequent writes will have no effect.
This register is not affected by the D3
31:8
15:0
Bit
7:3
2:1
Bit
0
Base Address — R/W. This field provides the I/O offset to use for decoding the PCM In, PCM Out,
and Microphone 1 DMA engines.
Reserved. Read as 0’s.
Type — RO. Hardwired to 00b to indicate the base address exists in 32-bit address space
Resource Type Indicator (RTE) — RO. Hardwired to 0 to indicate a request for memory space.
Subsystem Vendor ID — R/WO.
1C
00000000h
No
2C
0000h
No
1Fh
2Dh
HOT
to D0 transition.
Intel
Description
Description
®
I/O Controller Hub 6 (ICH6) Family Datasheet
Attribute:
Size:
Power Well:
Attribute:
Size:
Power Well:
32 bits
Core
16 bits
Core
R/W, RO
R/WO

Related parts for NH82801FBM S L89K