NH82801FBM S L89K Intel, NH82801FBM S L89K Datasheet - Page 398

no-image

NH82801FBM S L89K

Manufacturer Part Number
NH82801FBM S L89K
Description
Manufacturer
Intel
Datasheet

Specifications of NH82801FBM S L89K

Lead Free Status / RoHS Status
Compliant
LPC Interface Bridge Registers (D31:F0)
10.8.1.4
398
Cx-STATE_CNF—Cx State Configuration Register
(PM—D31:F0) (Mobile Only)
Offset Address:
Default Value:
Lockable:
Power Well:
This register is used to enable new C-state related modes.
Bit
6:5
1:0
7
4
3
2
SCRATCHPAD (SP) — R/W.
Reserved
Popdown Mode Enable (PDME) — R/W. This bit is used in conjunction with the PUME bit
(D31:F0:A9h, bit 3). If PUME is 0, then this bit must also be 0.
0 = The ICH6 will not attempt to automatically return to a previous C3 or C4 state.
1 = When this bit is a 1 and Intel
NOTE: This bit is separate from the PUME bit to cover cases where latency issues permit POPUP
Popup Mode Enable (PUME) — R/W. When this bit is a 0, the ICH6 behaves like ICH5, in that bus
master traffic is a break event, and it will return from C3/C4 to C0 based on a break event. See
Chapter 5.14.5
0 = The ICH6 will treat Bus master traffic a break event, and will return from C3/C4 to C0 based on
1 = When this bit is a 1 and ICH6 observes a bus master request, it will take the system from a C3
Report Zero for BM_STS (BM_STS_ZERO_EN) — R/W.
0 = The ICH6 sets BM_STS (PMBASE + 00h, bit 4) if there is bus master activity from PCI, PCI
1 = When this bit is a 1, ICH6 will not set the BM_STS if there is bus master activity from PCI, PCI
NOTES:
Reserved
1. If the BM_STS bit is already set when the BM_STS_ZERO_EN bit is set, the BM_STS bit will
2. It is expected that if the PUME bit (this register, bit 3) is set, the BM_STS_ZERO_EN bit should
3. BM_STS will be set by LPC DMA or LPC masters, even if BM_STS_ZERO_EN is set.
remain set. Software will still need to clear the BM_STS bit.
also be set. Setting one without the other would mainly be for debug or errata workaround.
return to a previous C3 or C4 state.
a break event.
or C4 state to a C2 state and auto enable bus masters. This will let snoops and memory access
occur.
Express* and internal bus masters.
Express and internal bus masters.
but not POPDOWN.
A9h
00h
No
Core
for additional details on this mode.
®
ICH6 observes that there are no bus master requests, it can
Intel
Description
®
I/O Controller Hub 6 (ICH6) Family Datasheet
Attribute:
Size:
Usage:
ACPI, Legacy
R/W
8-bit

Related parts for NH82801FBM S L89K