DS72011RB120FPV Renesas Electronics America, DS72011RB120FPV Datasheet - Page 747

IC SH7201 MPU ROMLESS 176LQFP

DS72011RB120FPV

Manufacturer Part Number
DS72011RB120FPV
Description
IC SH7201 MPU ROMLESS 176LQFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7200r
Datasheet

Specifications of DS72011RB120FPV

Core Size
32-Bit
Core Processor
SH-2A
Speed
120MHz
Connectivity
CAN, EBI/EMI, FIFO, I²C, SCI, Serial Sound
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
104
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 70°C
Package / Case
176-LQFP
No. Of I/o's
109
Ram Memory Size
32KB
Cpu Speed
120MHz
Digital Ic Case Style
LQFP
Supply Voltage Range
3V To 3.6V
Operating Temperature Range
-20°C To +70°C
Embedded Interface Type
I2C, SSI
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
R0K572011S000BE - KIT STARTER FOR SH7201HS0005KCU11H - EMULATOR E10A-USB H8S(X),SH2(A)
Eeprom Size
-
Program Memory Size
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS72011RB120FPV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
SH7201 Group
Figure 16.10 shows a sample flowchart for initializing the SCIF.
R01UH0026EJ0300 Rev. 3.00
Sep 24, 2010
Set TE and RE bits in SCSCR to 1,
PFC setting for external pins used
Set RTRG[1:0] and TTRG[1:0] bits
in SCSCR (leaving TE, RE, TIE,
and set TIE, RIE, and REIE bits
Set TFRST and RFRST bits
in SCFCR, and clear TFRST
and BRK flags in SCFSR,
Figure 16.10 Sample Flowchart for SCIF Initialization
and RIE bits cleared to 0)
Set data transfer format
in SCFCR to 1 to clear
After reading ER, DR,
Clear TE and RE bits
write 0 to clear them
Set value in SCBRR
Start of initialization
and RFRST bits to 0
Set CKE[1:0] bits
End of initialization
SCK, TxD, RxD
the FIFO buffer
in SCSCR to 0
in SCSMR
[1]
[2]
[3]
[4]
[5]
[6]
Section 16 Serial Communication Interface with FIFO (SCIF)
[1]
[2]
[3]
[4]
[5]
[6]
Leave the TE and RE bits cleared
to 0 until the initialization almost
ends.
Set the data transfer format in
SCSMR.
Set the CKE1 and CKE0 bits.
Write a value corresponding to
the bit rate into SCBRR. This
is not necessary if an external
clock is used.
Sets PFC for external pins used.
Set as RxD input at reciving and
TxD at transmission.
Set the TE or RE bit in SCSCR
to 1. Also set the TIE, RIE, and
REIE bits to enable the TxD,
RxD, and SCK pins to be used.
When transmitting, the TxD pin
will go to the mark state.
When receiving in clocked
synchronous mode with the
synchronization clock output (clock
master) selected, a clock starts to
be output from the SCK pin at this
point.
Page 719 of 1190

Related parts for DS72011RB120FPV