r5s77631ay266bgv Renesas Electronics Corporation., r5s77631ay266bgv Datasheet - Page 653

no-image

r5s77631ay266bgv

Manufacturer Part Number
r5s77631ay266bgv
Description
Renesas 32-bit Risc Microcomputer Superhtm Risc Engine Family Sh-4a Series
Manufacturer
Renesas Electronics Corporation.
Datasheet
14.3.9
DMARS is 16-bit readable/writable registers that specify the DMA transfer sources from
peripheral modules in each channel. DMARS0 specifies for channels 0 and 1, DMARS1 specifies
for channels 2 and 3, and DMARS2 specifies for channels 4 and 5. This register can set the
transfer request of CMT, SCIF0 to SCIF2. HAC, USBF, SSI0 to SSI3, MMCIF, SIM, SIOF0 to
SIOF2, STIF0, AND STIF1.
When MID/RID other than the values listed in table 14.4 is set, the operation of this LSI is not
guaranteed. The transfer request from DMARS is valid only when the resource select bits RS[3:0]
has been set to B'1000 for CHCR0 to CHCR5 registers. Otherwise, even if DMARS has been set,
transfer request source is not accepted.
• DMARS0
Bit
15 to 10
9, 8
7 to 2
1, 0
Initial value:
R/W:
Bit:
DMA Extended Resource Selectors (DMARS0 to DMARS2)
Bit Name
C1MID[5:0] 000000
C1RID[1:0] 00
C0MID[5:0] 000000
C0RID[1:0] 00
R/W
15
0
R/W
14
0
R/W
C1MID[5:0]
13
Initial
Value
0
R/W
12
0
R/W
11
R/W
R/W
R/W
R/W
R/W
0
R/W
10
0
Descriptions
Transfer request module ID for DMA channel 1 (MID)
See table 14.4.
Transfer request register ID for DMA channel 1 (RID)
See table 14.4.
Transfer request module ID for DMA channel 0 (MID)
See table 14.4
Transfer request register ID for DMA channel 0 (RID)
See table 14.4.
C1RID[1:0]
R/W
9
0
R/W
Section 14 Direct Memory Access Controller (DMAC)
8
0
R/W
7
0
Rev. 1.00 Oct. 01, 2007 Page 587 of 1956
R/W
6
0
C0MID[5:0]
R/W
5
0
R/W
4
0
R/W
3
0
REJ09B0256-0100
R/W
2
0
R/W
C0RID[1:0]
1
0
R/W
0
0

Related parts for r5s77631ay266bgv