r5s77631ay266bgv Renesas Electronics Corporation., r5s77631ay266bgv Datasheet - Page 1114

no-image

r5s77631ay266bgv

Manufacturer Part Number
r5s77631ay266bgv
Description
Renesas 32-bit Risc Microcomputer Superhtm Risc Engine Family Sh-4a Series
Manufacturer
Renesas Electronics Corporation.
Datasheet
Section 26 I
26.4.7
Description is given below on the 10-bit address transfer format supported in master mode.
This format has three transfer methods as the 7-bit address transfer format.
Figure 26.6 shows the data transmit format. The set value in the master address register is output
in one byte following the first START condition (S). The value set in the transmit data register
(TXD) is transmitted as a slave address in the second byte. Data on and after the third byte is
transferred in the same way as the 7-bit address data.
Figure 26.7 shows the data receive format. Two bytes of an address is transmitted a repeated
START in the same way as in the data transmit format. Then, repeated START condition (Sr) is
transmitted and the value set in the address register is output. At this time, STM1 must be set to 1
(receive mode). Data is transferred in the same way as in the 7-bit address data receive format.
Rev. 1.00 Oct. 01, 2007 Page 1048 of 1956
REJ09B0256-0100
Notes: 1. Tramsfer dorection of data and acknowledge bits depends on R/W bits.
S
SLAVE ADDRESS
S
2. Repeated START condition: Tramsfer is started whrn the I2C_SDL signal is driven high and the I2C_SDA signal is
driven low.
10-Bit Address Format
SLAVE ADDRESS
2
1 1 1 1 0 X X
C Bus Interface (IIC)
1st Byte, 7 Bits
Figure 26.5 Combination Transfer Format of Master Transfer
Read or Write
Figure 26.6 10-Bit Address Data Transmit Format
R/W
0(Write)
R/W
A
DATA
A1
(n BYTES
+ ACK)*
SLAVE ADDRESS
A/A
2nd Byte
Sr = Repeated start condition
Sr
SLAVE ADDRESS
A2
DATA
(n Bytes + ACKNOWLEDGE)
Read or Write
Data transferred
R/W
Direction pf transfer
may change at this point
A
DATA
A
DATA
(n BYTES
+ ACK)*
A/A
A/A
P
P

Related parts for r5s77631ay266bgv