r5s77631ay266bgv Renesas Electronics Corporation., r5s77631ay266bgv Datasheet - Page 1208

no-image

r5s77631ay266bgv

Manufacturer Part Number
r5s77631ay266bgv
Description
Renesas 32-bit Risc Microcomputer Superhtm Risc Engine Family Sh-4a Series
Manufacturer
Renesas Electronics Corporation.
Datasheet
Section 28 Serial Communication Interface with FIFO/IrDA Interface (SCIF/IrDA)
The bit rate error in asynchronous mode is found from the following equation:
28.3.9
SCFCR performs data count resetting and trigger data number setting for transmit and receive
FIFO registers, and also contains a loopback test enable bit.
SCFCR can always be read from and written to by the CPU.
Rev. 1.00 Oct. 01, 2007 Page 1142 of 1956
REJ09B0256-0100
Initial value:
Bit
15 to 8
7, 6
R/W:
Bit:
Error (%) =
FIFO Control Register (SCFCR)
Bit Name
RTRG[1:0] All 0
15
R
0
14
R
0
(N + 1) × B × 64 × 2
13
R
0
Initial
Value
All 0
12
R
0
Pck0 × 10
11
R
0
R/W
R/W
R
10
6
R
0
Description
Reserved
These bits are always read as 0. The write value should
always be 0.
Receive FIFO Data Number Trigger
These bits are used to set the number of receive data
bytes that sets the RDF flag in SCFSR.
The RDF flag is set when the number of receive data
bytes in SCFRDR is equal to or greater than the trigger
set number shown below.
00:
01:
10:
11:
2n - 1
R
9
0
- 1
R
Asynchronous mode
1
4
8
14
8
0
R/W
RTRG[1:0]
× 100
7
0
R/W
6
0
R/W
TTRG[1:0]
5
0
R/W
4
0
Clock Synchronous mode
1
2
8
14
R
3
0
TFCL
R/W
2
0
RFCL
R/W
1
0
LOOP
R/W
0
0

Related parts for r5s77631ay266bgv