LPC1767FBD100,551 NXP Semiconductors, LPC1767FBD100,551 Datasheet - Page 818

IC ARM CORTEX MCU 512K 100-LQFP

LPC1767FBD100,551

Manufacturer Part Number
LPC1767FBD100,551
Description
IC ARM CORTEX MCU 512K 100-LQFP
Manufacturer
NXP Semiconductors
Series
LPC17xxr

Specifications of LPC1767FBD100,551

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
100MHz
Connectivity
Ethernet, I²C, IrDA, Microwire, SPI, SSI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, I²S, Motor Control PWM, POR, PWM, WDT
Number Of I /o
70
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.4 V ~ 3.6 V
Data Converters
A/D 8x12b, D/A 1x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-LQFP
Processor Series
LPC17
Core
ARM Cortex M3
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2, MCB1760, MCB1760U, MCB1760UME
For Use With
622-1005 - USB IN-CIRCUIT PROG ARM7 LPC2K
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
568-4967
935289808551

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC1767FBD100,551
Quantity:
9 999
Part Number:
LPC1767FBD100,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
4.5.13
4.6
4.6.1
4.6.2
4.6.3
4.6.4
4.6.4.1
4.6.5
4.6.6
4.6.7
4.6.8
4.6.9
4.7
4.7.1
4.7.2
Chapter 5: LPC17xx Flash accelerator
5.1
5.2
5.2.1
5.2.2
Chapter 6: LPC17xx Nested Vectored Interrupt Controller (NVIC)
6.1
6.2
6.3
6.4
6.5
6.5.1
6.5.2
6.5.3
6.5.4
6.5.5
UM10360
User manual
PLL1 (Phase Locked Loop 1) . . . . . . . . . . . . . 47
Clock dividers . . . . . . . . . . . . . . . . . . . . . . . . . 54
Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . 68
Flash accelerator blocks . . . . . . . . . . . . . . . . . 68
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 72
Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . 72
Interrupt sources . . . . . . . . . . . . . . . . . . . . . . . 72
Vector table remapping . . . . . . . . . . . . . . . . . . 75
Register description . . . . . . . . . . . . . . . . . . . . 76
Example 2. . . . . . . . . . . . . . . . . . . . . . . . . . . . .44
Example 3. . . . . . . . . . . . . . . . . . . . . . . . . . . . .45
PLL0 setup sequence . . . . . . . . . . . . . . . . . . . 46
PLL1 register description . . . . . . . . . . . . . . . . 47
PLL1 Control register (PLL1CON - 0x400F
C0A0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48
PLL1 Configuration register (PLL1CFG -
0x400F C0A4) . . . . . . . . . . . . . . . . . . . . . . . . 49
PLL1 Status register (PLL1STAT - 0x400F
C0A8) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49
PLL1 modes . . . . . . . . . . . . . . . . . . . . . . . . . . 50
PLL1 Interrupt: PLOCK1. . . . . . . . . . . . . . . . . 50
PLL1 Feed register (PLL1FEED - 0x400F
C0AC). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51
PLL1 and Power-down mode . . . . . . . . . . . . . 51
PLL1 frequency calculation . . . . . . . . . . . . . . 52
Procedure for determining PLL1 settings . . . . 52
CPU Clock Configuration register (CCLKCFG -
0x400F C104) . . . . . . . . . . . . . . . . . . . . . . . . . 54
USB Clock Configuration register (USBCLKCFG -
0x400F C108) . . . . . . . . . . . . . . . . . . . . . . . . . 55
Flash memory bank . . . . . . . . . . . . . . . . . . . . 68
Flash programming Issues . . . . . . . . . . . . . . . 69
Examples: . . . . . . . . . . . . . . . . . . . . . . . . . . . . .75
0xE000 E100) . . . . . . . . . . . . . . . . . . . . . . . . . 77
0xE000 E104) . . . . . . . . . . . . . . . . . . . . . . . . . 78
Interrupt Clear-Enable Register 0 (ICER0 -
0xE000 E180) . . . . . . . . . . . . . . . . . . . . . . . . . 79
Interrupt Clear-Enable Register 1 register (ICER1
- 0xE000 E184). . . . . . . . . . . . . . . . . . . . . . . . 80
Interrupt Set-Pending Register 0 register (ISPR0 -
0xE000 E200) . . . . . . . . . . . . . . . . . . . . . . . . . 81
Interrupt Set-Enable Register 0 register (ISER0 -
Interrupt Set-Enable Register 1 register (ISER1 -
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 19 August 2010
4.7.3
4.8
4.8.1
4.8.2
4.8.3
4.8.4
4.8.5
4.8.6
4.8.7
4.8.7.1
4.8.8
4.8.9
4.8.10
4.8.11
4.9
4.10
4.10.1
5.3
5.4
5.5
6.5.6
6.5.7
6.5.8
6.5.9
6.5.10
6.5.11
6.5.12
6.5.13
Power control . . . . . . . . . . . . . . . . . . . . . . . . . 58
Wake-up timer . . . . . . . . . . . . . . . . . . . . . . . . . 65
External clock output pin . . . . . . . . . . . . . . . . 66
Register description . . . . . . . . . . . . . . . . . . . . 69
Flash Accelerator Configuration register
(FLASHCFG - 0x400F C000) . . . . . . . . . . . . . . 70
Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 70
Peripheral Clock Selection registers 0 and 1
(PCLKSEL0 - 0x400F C1A8 and PCLKSEL1 -
0x400F C1AC) . . . . . . . . . . . . . . . . . . . . . . . . 56
Sleep mode . . . . . . . . . . . . . . . . . . . . . . . . . . 58
Deep Sleep mode . . . . . . . . . . . . . . . . . . . . . 58
Power-down mode . . . . . . . . . . . . . . . . . . . . . 59
Deep Power-down mode . . . . . . . . . . . . . . . . 60
Peripheral power control . . . . . . . . . . . . . . . . 60
Register description . . . . . . . . . . . . . . . . . . . . 60
Power Mode Control register (PCON -
0x400F C0C0) . . . . . . . . . . . . . . . . . . . . . . . . 61
Encoding of Reduced Power Modes . . . . . . . 62
Wake-up from Reduced Power Modes . . . . . 62
Power Control for Peripherals register (PCONP -
0x400F C0C4) . . . . . . . . . . . . . . . . . . . . . . . . 62
Power control usage notes . . . . . . . . . . . . . . 64
Power domains . . . . . . . . . . . . . . . . . . . . . . . 64
Clock Output Configuration register
(CLKOUTCFG - 0x400F C1C8) . . . . . . . . . . . 66
Interrupt Set-Pending Register 1 register (ISPR1 -
0xE000 E204) . . . . . . . . . . . . . . . . . . . . . . . . 82
(ICPR0 - 0xE000 E280) . . . . . . . . . . . . . . . . . 83
(ICPR1 - 0xE000 E284) . . . . . . . . . . . . . . . . . 84
Interrupt Active Bit Register 0 (IABR0 - 0xE000
E300) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85
Interrupt Active Bit Register 1 (IABR1 - 0xE000
E304) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 86
Interrupt Priority Register 0 (IPR0 - 0xE000
E400) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 87
Interrupt Priority Register 1 (IPR1 - 0xE000
E404) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 87
Interrupt Priority Register 2 (IPR2 - 0xE000
E408) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 87
. . . . . Interrupt Clear-Pending Register 0 register
. . . . . Interrupt Clear-Pending Register 1 register
Chapter 35: Supplementary information
UM10360
© NXP B.V. 2010. All rights reserved.
continued >>
818 of 840

Related parts for LPC1767FBD100,551