mpc823rg Freescale Semiconductor, Inc, mpc823rg Datasheet - Page 393

no-image

mpc823rg

Manufacturer Part Number
mpc823rg
Description
Mpc823 Powerquicc Integrated Communications Processor For Portable Systems
Manufacturer
Freescale Semiconductor, Inc
Datasheet
15.4.1.3 BOOT CHIP-SELECT OPERATION. Boot chip-select operation allows address
decoding for a boot ROM before system initialization occurs. The CS0 signal is the boot
chip-select output and its operation differs from the other external chip-select outputs on
system reset. When the MPC823 internal core begins accessing memory at system reset,
CS0 is asserted for every address, unless an internal register is accessed.
The boot chip-select provides a programmable port size during system reset by using the
BPS field of the hard reset configuration word, as shown in Section 4.3.1.1 Hard Reset
Configuration Word. Setting these appropriately allows a boot ROM to be located
anywhere in the address space. The boot chip-select does not provide write protection and
responds to all address types. CS0 operates this way until the first write to the option register
0 and it can be used as any other chip-select register once the preferred address range is
loaded into base register 0. After the first write to option register 0, the boot chip-select can
only be restarted on system reset. The initial values of the “boot bank” in the memory
controller are described in Table 15-3.
Option Register 0
Base Register 0
Table 15-3. Boot Bank Field Values After Reset
Freescale Semiconductor, Inc.
For More Information On This Product,
MPC823 REFERENCE MANUAL
FIELD
PARE
CSNT
EHTR
SETA
TRLX
ATM
ACS
SCY
WP
MS
AM
PS
Go to: www.freescale.com
BI
V
From Hard Reset Configuration Word
From Hard Reset Configuration Word
00000000000000000
1111
000
VALUE
00
11
0
0
1
1
0
1
0
Memory Controller
15-37

Related parts for mpc823rg