MCF5270CAB100 Freescale Semiconductor, MCF5270CAB100 Datasheet - Page 126

no-image

MCF5270CAB100

Manufacturer Part Number
MCF5270CAB100
Description
MCU V2 COLDFIRE 64K SRAM 160-QFP
Manufacturer
Freescale Semiconductor
Series
MCF527xr
Datasheets

Specifications of MCF5270CAB100

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
100MHz
Connectivity
EBI/EMI, Ethernet, I²C, SPI, UART/USART
Peripherals
DMA, WDT
Number Of I /o
39
Program Memory Type
ROMless
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
1.4 V ~ 1.6 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
160-QFP
Processor Series
MCF527x
Core
ColdFire V2
3rd Party Development Tools
JLINK-CF-BDM26, EWCF
Development Tools By Supplier
NNDK-MOD5272-KIT, NNDK-MOD5270-KIT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5270CAB100
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Cache
Table 5-5
configuration.
Table 5-6
cache invalidate all bit.
5.2.1.2
The ACRs provide a definition of memory reference attributes for two memory regions (one per
ACR). This set of effective attributes is defined for every memory reference using the ACRs or
the set of default attributes contained in the CACR. The ACRs are examined for every processor
memory reference that is not mapped to the SRAM memories.
The ACRs are 32-bit write-only supervisor control register. They are accessed in the CPU address
space via the MOVEC instruction with an Rc encoding of 0x004 and 0x005. The ACRs can be
read when in background debug mode (BDM). At system reset, both registers are cleared.
5-10
[CENB]
CACR
CACR
[DISI]
shows the relationship between CACR bits DISI, DISD, INVI, & INVD and setting the
shows the relationship between CACR bits CENB, DISI, & DISD and the cache
0
1
1
1
0
0
0
0
1
0
Access Control Registers (ACR0, ACR1)
[DISD]
CACR
CACR
[DISI]
0
0
1
0
0
0
0
0
1
x
Table 5-5. Cache Configuration as Defined by CACR
Table 5-6. Cache Invalidate All as Defined by CACR
[DISD]
CACR
CACR
[INVI]
0
1
0
0
0
1
1
x
x
x
[INVD]
CACR
Instruction Cache
Split Instruction/
Configuration
MCF5271 Reference Manual, Rev. 2
0
1
0
1
x
x
Data Cache
Data Cache
N/A
Split Instruction/
Data Cache
Split Instruction/
Data Cache
Split Instruction
Data Cache
Split Instruction/
Data Cache
Instruction Cache
Data Cache
Configuration
Cache is completely disabled
4 KByte direct-mapped instruction cache (uses lower
half of tag and storage arrays) and 4 KByte
direct-mapped write-through data cache (uses upper
half of tag and storage arrays)
8 KByte direct-mapped instruction cache (uses all of
tag and storage arrays)
8 KByte direct-mapped write-through data cache
(uses all of tag and storage arrays)
Invalidate 8 KByte instruction cache
Invalidate all entries in both 4 KByte
instruction cache and 4 KByte data cache
Invalidate only 4 KByte data cache
Invalidate only 4 KByte instruction cache
No invalidate
Invalidate 8 KByte data cache
Description
Operation
Freescale Semiconductor

Related parts for MCF5270CAB100