pc87591l-n05 National Semiconductor Corporation, pc87591l-n05 Datasheet - Page 122

no-image

pc87591l-n05

Manufacturer Part Number
pc87591l-n05
Description
Lpc Mobile Embedded Controller
Manufacturer
National Semiconductor Corporation
Datasheet
www.national.com
4.0 Embedded Controller Modules
Reset the Shift Mechanism
Clearing either the shift mechanism enable bit (EN = 0 in PSCON register) or all the channels’ clock bits (CLK4-1 = 0) resets
the shift mechanism. In this state, PSTAT register is cleared (00
(PSCLK4-1 and PSDAT4-1) is set according to the value of their control bits (CLK4-1 and WDAT4-1, respectively).
When the shift mechanism is reset while in an unknown state or while in Transmit Idle state, the firmware should set (1)
WDAT4-1 before the shift mechanism is reset.
Before disabling the shift mechanism, the software should clear (0) CLK4-1 to prevent glitches on the clock signals.
Enable the Shift Mechanism
To enable the shift mechanism, verify that PSOSIG register is set to 47
puts the shift register state machine in Receive Inactive or Transmit Inactive state (XMT is 0 or 1, respectively, in PSCON
register). In either of these states, the clock signals (PSCLK4-1) are low and the data signals PSDAT4-1 are either floating
or pulled high.
CLK1, CLK2, CLK3
or CLK4 = 1
Transmit Mode
Transmission
EN = 0
Transmit
Transmit
Transmit
Inactive
Active
Idle
End of
Start Bit
Detected
Line Control
Bit Detected
Figure 40. Shift Mechanism State Diagram
and CLK4 = 0
CLK1, CLK2, CLK3
EN = 1 and
XMT = 1
(Continued)
XMT = 0
XMT = 1
CLK1, CLK2, CLK3
Disabled
122
and CLK4 = 0
PS/2 Reset
16
EN = 1 and
), and the state of the PS/2 clock and data signals
XMT = 0
16
and then set (1) EN bit in PSCON register. This
Receive Mode
Receive
Inactive
Receive
Receive
Reception
Active
End of
Idle
EN = 0
and/or CLK4 = 1
CLK1, CLK2, CLK3
Start Bit
Detected
Stop Bit
Detected
Revision 1.2

Related parts for pc87591l-n05