R8A77800ANBGAV Renesas Electronics America, R8A77800ANBGAV Datasheet - Page 866

IC SUPERH MPU ROMLESS 449-BGA

R8A77800ANBGAV

Manufacturer Part Number
R8A77800ANBGAV
Description
IC SUPERH MPU ROMLESS 449-BGA
Manufacturer
Renesas Electronics America
Series
SuperH® SH7780r
Datasheet

Specifications of R8A77800ANBGAV

Core Processor
SH-4A
Core Size
32-Bit
Speed
400MHz
Connectivity
Audio Codec, MMC, Serial Sound, SCI, SIO, SPI, SSI
Peripherals
DMA, POR, WDT
Number Of I /o
75
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.15 V ~ 1.35 V
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
449-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R8A77800ANBGAV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 22 Serial I/O with FIFO (SIOF)
Rev.1.00 Dec. 13, 2005 Page 814 of 1286
REJ09B0158-0100
Bit
12
11
10
Bit Name
TDREQ
RCRDY
Initial
Value
0
0
0
R/W
R
R
R
Description
Transmit Data Transfer Request
0: Indicates that the size of empty space in the transmit
1: Indicates that the size of empty space in the transmit
A transmit data transfer request is issued when the
empty space in the transmit FIFO exceeds the size
specified by the TFWM bit in SIFCTR.
When using transmit data transfer through the DMAC,
this bit is always cleared by one DMAC access. After
DMAC access, when conditions for setting this bit are
satisfied, the SIOF again indicates 1 for this bit.
Reserved
This bit is always read as 0. The write value should
always be 0.
Receive Control Data Ready
0: Indicates that the SIRCR stores no valid data.
1: Indicates that the SIRCR stores valid data.
FIFO does not exceed the size specified by the
TFWM bit in SIFCTR.
FIFO exceeds the size specified by the TFWM bit in
SIFCTR.
This bit is valid when the TXE bit in SICTR is 1.
This bit indicates a state; if the size of empty space
in the transmit FIFO is less than the size specified
by the TFWM bit in SIFCTR, the SIOF clears this
bit.
If the issue of interrupts by this bit is enabled, an
SIOF interrupt is issued.
If SIRCR is written when this bit is set to 1, SIRCR
is modified by the latest data.
This bit is valid when the RXE bit in SICTR is set to
1.
This bit indicates a state of the SIOF. If SIRCR is
read, the SIOF clears this bit.
If the issue of interrupts by this bit is enabled, an
SIOF interrupt is issued.

Related parts for R8A77800ANBGAV