TMPR4937XBG-300 Toshiba, TMPR4937XBG-300 Datasheet - Page 368

no-image

TMPR4937XBG-300

Manufacturer Part Number
TMPR4937XBG-300
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPR4937XBG-300

Family Name
TX49
Device Core Size
64b
Frequency (max)
300MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
1.5V
Operating Supply Voltage (max)
1.6V
Operating Supply Voltage (min)
1.4V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
484
Package Type
BGA
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPR4937XBG-300
Manufacturer:
TOSHIBA
Quantity:
16 845
Part Number:
TMPR4937XBG-300
Manufacturer:
DSP
Quantity:
81
11.3.7
11.3.8
the DMAC Destination Address Register (DMDARn). In the case of reception channels, the address of
the Receive FIFO Register (SIRFIFOn) is set in the DMAC Source Address Register (DMSARn).
Please set the addresses specified in “11.4.8 Transmit FIFO Register” and “11.4.9 Receive FIFO
Register” since the set address differs depending on the Endian mode.
Flow Control
when it is Low. Setting the Transmission Enable Select bit (TES) of the Flow Control Register
(SIFLCRn) makes transmission flow control that uses the CTS* signal more effective.
conditions in which interrupts are generated can be selected by the CTSS Active Condition field of the
DMA/Interrupt Control Register (SIDICRn).
transmission. Transmission resumes when the reception side becomes ready and the RTS* signal is set
to Low.
reception flow control that uses the RTS* signal more effective. The RTS* signal pin status becomes
High when data of the byte count set by the RTS Active Trigger Level field (RTSTL) of the Flow
Control Register (SIFLCRn) accumulates in the Receive FIFO. The RTS* signal can also be made High
by setting the RTS Software Control bit (RTSSC) of the Flow Control Register (SIFLCRn). Setting this
bit requests the transmission side to pause transmission.
Reception Data Status
In the case of transmission channels, the address of the Transmit FIFO Register (SITFIFOn) is set in
SIO supports hardware flow control that uses the RTS*/CTS* signal.
The CTS* (Clear to Send) input signal indicates that data can be received from the reception side
It is also possible to generate status change interrupts by changing the state of the CTS* signal. The
Setting the RTS* (Request to Send) output signal to High requests the transmission side to pause
Setting the Reception Enable Select bit (RCS) of the flow Control Register (SIFLCRn) makes
Status data such as the following is also stored in the Receive FIFO.
Overrun error
transferred to the Reception Read buffer. When this occurs, the Overrun Status bit is set by the last
stage of the Receive FIFO.
Parity error
Framing error
Break reception
frame are “0”. When this occurs, 2 frames (2 Bytes) of 0x00 data are stored in the Receive FIFO.
Transfer Size
Transfer Address Mode
An overrun error is generated if all 16-stage Receive FIFO buffers become full and more data is
A parity error is generated when a parity error is detected in the reception data.
A framing error is generated when “0” is detected at the first stop bit of the reception data.
A break is detected when a framing error occurs in the reception data and all data in a single
1 Byte
Dual
11-8
Chapter 11 Serial I/O Port
DMCCRn.XFSZ = 000b
DMCCRn.SNGAD = 0

Related parts for TMPR4937XBG-300