TMPR4937XBG-300 Toshiba, TMPR4937XBG-300 Datasheet - Page 106

no-image

TMPR4937XBG-300

Manufacturer Part Number
TMPR4937XBG-300
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPR4937XBG-300

Family Name
TX49
Device Core Size
64b
Frequency (max)
300MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
1.5V
Operating Supply Voltage (max)
1.6V
Operating Supply Voltage (min)
1.4V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
484
Package Type
BGA
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPR4937XBG-300
Manufacturer:
TOSHIBA
Quantity:
16 845
Part Number:
TMPR4937XBG-300
Manufacturer:
DSP
Quantity:
81
7.3.4
Table 7.3.3 Relationship Between the Upper Address Output and the Channel Size (CS)
External Address Output
the 20-bit ADDR[19:0] signal into two parts: the upper address and the lower address. The address bit
output to each bit of the ADDR[19:0] signal changes according to the setting of the channel data bus
width. (See “7.3.5 Data Bus Size” for more information.)
the ACE* signal itself can be used as a Latch Enable signal or the upper address can be latched at the
rise of SYSCLK when the ACE* signal is being asserted.
CCFG.ACEHOLD bit is set (default). (See Figure 7.5.1.) The ADDR signal output is not held when the
CCFG.ACEHOLD bit is cleared. This hold time setting is applied globally to all channels.
Reset. In all subsequent external bus access cycles, the bit mapping of the upper address output to
ADDR[19:12] is compared to the bit mapping of the upper address output to ADDR[19:12] previously.
The upper address is output and the ACE* signal is asserted only if the compared results do not match.
latched by the ACE* signal, with the exception of the first cycle after reset, the upper address is not
output and the ACE* signal is not asserted.
The maximum memory space size for each channel is 1 GB (230B). Addresses are output by dividing
It is possible for an external device to latch the upper eight address bits using the ACE* signal. Either
The ADDR signal output is held for one clock cycle after the ACE* signal rise when the
The ACE* signal of the upper address is always asserted at the first external bus access cycle after
As indicated below in Table 7.3.3, in the case of channel sizes that do not use the upper address
√:
⎯: The upper address output does not change (with the exception of the first cycle after
Bus Width
The upper address output changes when the upper address changes.
reset.)
32 bits
16 bits
8 bits
CS
1 MB
7-6
2 MB
Chapter 7 External Bus Controller
4 MB
8 MB or more

Related parts for TMPR4937XBG-300