TMPR4937XBG-300 Toshiba, TMPR4937XBG-300 Datasheet - Page 265

no-image

TMPR4937XBG-300

Manufacturer Part Number
TMPR4937XBG-300
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPR4937XBG-300

Family Name
TX49
Device Core Size
64b
Frequency (max)
300MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
1.5V
Operating Supply Voltage (max)
1.6V
Operating Supply Voltage (min)
1.4V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
484
Package Type
BGA
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPR4937XBG-300
Manufacturer:
TOSHIBA
Quantity:
16 845
Part Number:
TMPR4937XBG-300
Manufacturer:
DSP
Quantity:
81
Memory Write and Invalidate
Invalidate command if all of the folllowing conditions are met when write access from the G-Bus
to the PCI Bus occurs.
converted into G-Bus Write access. Note that the TX4937 does nto support the cache memory
Snoop function.
Dual address cycle
PCI Bus address exceeds 0x00_FFFF_FFFF.
mapped from the PCI Bus to the G-Bus.
Configuration Read, Configuration Write
reading or writing from/to the G2P Configuration Data Register (G2PCFGDATA) after writing the
configuration space address to the G2P Configuration Address Register. The TX4937 supports both
“Type 0” and “Type 1” configuration transactions.
system initialization to see if PCI device exist, then set the Configuration Space Register of the
devices that do exist. If a PCI Configuration Read operation is performed for devices that do not
exist, then by default a Bus Error exception will be generated since there is no PCI Bus response.
Clearing the Bus Error Response During Initiator Read bit (PCICFG.IRBER) of the PCI Controller
Configuration Register makes it possible to execute a Read transaction without causing a Bus
Error. All bits of the data read at this time will be set to “1”.
the Cache Line Size field (PCICFG1.CLS) of the PCI Configuration 1 Register. In the case of the
target, a normal G-Bus cycle is issued to the address mapped from the PCI Bus to the G-Bus.
(1) The Memory Write and Invalidate Enable bit (PCISTATUS.MWIEN) of the PCI Status
(2) A value other than “0” was set to the Cache Line Size field (PCICFG1.CLS) of the PCI
(3) The word count of the Write data is equal to or larger than the value set in the Cache Line
When the TX4937 operates as the initiator, the PCI Controller is sue the Memory Write and
The Memory Write command is issued in these conditions are not met.
When the TX4937 operates as the target, the Memory Write and Invalidate command is
When the TX4937 operates as the initiator, the PCI Controller executes dual access cycles if the
When the TX4937 operates as the target, normal G-Bus cycles are executed to the address
These commands only issue configuration cycles as the when in the Host mode.
The corresponding configuration cycles are issued on the PCI Bus. This is done by either
On systems that have PCI card slots, the PCI Host device checks each PCI card slot during
The Memory Read command is issued if these conditions are not met, namely, if “0” is set to
Command Register is set.
Configuration 1 Register.
Size field.
10-7
Chapter 10 PCI Controller

Related parts for TMPR4937XBG-300