TMPR4937XBG-300 Toshiba, TMPR4937XBG-300 Datasheet - Page 259

no-image

TMPR4937XBG-300

Manufacturer Part Number
TMPR4937XBG-300
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPR4937XBG-300

Family Name
TX49
Device Core Size
64b
Frequency (max)
300MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
1.5V
Operating Supply Voltage (max)
1.6V
Operating Supply Voltage (min)
1.4V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
484
Package Type
BGA
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPR4937XBG-300
Manufacturer:
TOSHIBA
Quantity:
16 845
Part Number:
TMPR4937XBG-300
Manufacturer:
DSP
Quantity:
81
10. PCI Controller
10.1 Features
10.1.1
10.1.2
bus (G-Bus).
The TX4937 PCI Controller functions as a bus bridge between the TX4937 External PCI and the internal
Overall
Initiator Function
Compliant to “PCI Local Bus Specification Revision 2.2”
PCI Bus: 32-bit data bus; Internal Bus: 64-bit data bus
Maximum PCI bus clock operating frequency: 66 MHz
Dual address cycle support (40-bit PCI address space)
Supports both the Initiator and Target functions
Supports power management functions that are compliant to PCI Bus Power Management Interface
Specifications Version 1.1.
On-chip PCI Bus Arbiter, can connect to a maximum of four external bus masters
1-channel on-chip DMA Controller (PDMAC) dedicated to the PCI Controller
Supports six PCI clock outputs
The Internal Bus clock and PCI Bus clock are asynchronous and can be set independently
Includes function for booting the TX4937 from memory on the PCI Bus
Can set configuration data from serial ROM
Mounted a retry function on the Internal Bus side also in order to avoid deadlock on the PCI Bus.
Single and Burst transfer from the Internal Bus to the PCI Bus
Supports memory, I/O, configuration, special cycle, and interrupt acknowledge transactions.
Address mapping between the Internal Bus and the PCI Bus can be modified
Mounted 8-stage 64-bit data one FIFO each for Read and Write
Post Write function enables quick termination of a maximum of four Write transactions by the G-
Bus without waiting for completion on the PCI Bus.
Endian switching function
10-1
Chapter 10 PCI Controller

Related parts for TMPR4937XBG-300