TMPR4937XBG-300 Toshiba, TMPR4937XBG-300 Datasheet - Page 279

no-image

TMPR4937XBG-300

Manufacturer Part Number
TMPR4937XBG-300
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPR4937XBG-300

Family Name
TX49
Device Core Size
64b
Frequency (max)
300MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
1.5V
Operating Supply Voltage (max)
1.6V
Operating Supply Voltage (min)
1.4V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
484
Package Type
BGA
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPR4937XBG-300
Manufacturer:
TOSHIBA
Quantity:
16 845
Part Number:
TMPR4937XBG-300
Manufacturer:
DSP
Quantity:
81
10.3.12.3 Bus Parking
10.3.12.4 Broken Master Detect
when Level 2 is used inside Level 1, the Level 2 Bus Master priority is determined based on the
Level 2 round-robin sequence.
as follows if we assume there is a hypothetical device that can use all 8 Bus Masters and all 8 Bus
Masters (Masters A – D, W – Z) simultaneously requested the bus.
in Figure 10.3.8, if we assume that the three Bus Masters A, B, and W exist, then Master B will
obtain the bus first. If A and W then simultaneously request the bus, then PCI Bus ownership will
transition in the order B → W → A.
PCI Bus Arbiter Configuration Register (PBACFG) is cleared (in the default state). When this bit
is set, the Internal PCI Bus Arbiter Request A Port (Master A) becomes the Park Master.
masters.
master must assert the FRAME* signal within 16 PCI block cycles and start a transaction. The
PCI Bus Arbiter recognizes any device that breaks this rule as a broken bus master and removes
that device from the bus arbitration sequence.
PCI Bus Arbiter Configuration Register (PBACFG) is set. When a broken master is detected, the
Broken Master Detection bit (PBSTATUS.BMD) of the PCI Bus Arbiter Status Register is set and
the bit in the PCI Bus Arbiter Broken Master Register (PBABM) that corresponds to that master is
set. Then it also becomes possible to report an interrupt.
The Bus Master priority is determined based on the Level 1 round-robin sequence. However,
All 8 Bus Masters cannot be used on the TX4937. However, the Bus Master priority would be
Since the priority can only transition in the order indicated by the above arrows (or the arrows
The On-chip PCI Bus Arbiter supports bus parking.
The last PCI Bus Master is made the Park Master when the Fix Park Master bit (FIXPM) of the
The TX4937 On-chip PCI Bus Arbiter has a function for automatically detecting broken
If the PCI Bus Master requests and is granted the bus when the PCI Bus is in the Idle state, this
This detection function is enabled when the Broken Master Check Enable bit (BMCEN) of the
→ A → B → C → D → X
→ A → B → C → D → Y
→ A → B → C → D → Z
→ A (returns to the beginning)
A → B → C → D → W
10-21
Chapter 10 PCI Controller

Related parts for TMPR4937XBG-300