AT32UC3A364-ALUT Atmel, AT32UC3A364-ALUT Datasheet - Page 860

IC MCU 64KB FLASH 144LQFP

AT32UC3A364-ALUT

Manufacturer Part Number
AT32UC3A364-ALUT
Description
IC MCU 64KB FLASH 144LQFP
Manufacturer
Atmel
Series
AVR®32 UC3r
Datasheets

Specifications of AT32UC3A364-ALUT

Core Processor
AVR
Core Size
32-Bit
Speed
66MHz
Connectivity
EBI/EMI, I²C, IrDA, MMC, SPI, SSC, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, DMA, POR, WDT
Number Of I /o
110
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
128K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 1.95 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
144-LQFP
Processor Series
AT32UC3x
Core
AVR32
Data Bus Width
32 bit
Data Ram Size
96 KB
Interface Type
IrDA/SCI/SCIF/UDI
Maximum Clock Frequency
66 MHz
Number Of Timers
3
Operating Supply Voltage
3 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWAVR32, EWAVR32-BL, KSK-EVK1100-PL
Development Tools By Supplier
ATAVRDRAGON, ATSTK500, ATSTK600, ATAVRISP2, ATAVRONEKIT, ATEXTWIFI, ATEVK1104
Minimum Operating Temperature
- 40 C
Controller Family/series
AT32UC3A
No. Of I/o's
110
Ram Memory Size
64KB
Cpu Speed
66MHz
No. Of Timers
2
Rohs Compliant
Yes
For Use With
ATEVK1104 - KIT DEV/EVAL FOR AVR32 AT32UC3AATAVRONEKIT - KIT AVR/AVR32 DEBUGGER/PROGRMMRATEVK1100 - KIT DEV/EVAL FOR AVR32 AT32UC3A
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3A364-ALUT
Manufacturer:
Atmel
Quantity:
10 000
30.7.12
Name:
Access Type:
Offset:
Reset Value:
• ACKRCVE: Boot Operation Acknowledge Error
• ACKRCV: Boot Operation Acknowledge Received
• UNRE: Underrun Error
• OVRE: Overrun Error
• XFRDONE: Transfer Done
• FIFOEMPTY: FIFO empty
• DMADONE: DMA Transfer done
• BLKOVRE: DMA Block Overrun Error
32072C–AVR32–2010/03
TXBUFE
CSTOE
ENDTX
UNRE
31
23
15
7
This bit is set when a corrupted Boot Acknowlegde signal has been received.
This bit is cleared by reading the SR register.
This bit is set when a Boot acknowledge signal has been received.
This bit is cleared by reading the SR register.
This bit is set when at least one eight-bit data has been sent without valid information (not written).
This bit is cleared when sending a new data transfer command if the Flow Error bit reset control mode in Configuration Register
(CFG.FERRCTRL) is zero or when reading the SR register if CFG.FERRCTRL is one.
This bit is set when at least one 8-bit received data has been lost (not read).
This bit is cleared when sending a new data transfer command if CFG.FERRCTRL is zero, or when reading the SR register if
CFG.FERRCTRL is one.
This bit is set when the CR register is ready to operate and the data bus is in the idle state.
This bit is cleared when a transfer is in progress.
This bit is set when the FIFO is empty.
This bit is cleared when the FIFO contains at least one byte.
This bit is set when the DMA buffer transfer is completed.
This bit is cleared when reading the SR register.
This bit is set when a new block of data is received and the DMA controller has not started to move the current pending block.
This bit is cleared when reading the SR register.
Status Register
RXBUFF
ENDRX
OVRE
DTOE
30
22
14
6
SR
Read-only
0x040
0x0C000025
ACKRCVE
NOTBUSY
DCRCE
CSRCV
29
21
13
5
SDIOWAIT
ACKRCV
RTOE
DTIP
28
20
12
4
XFRDONE
RENDE
BLKE
27
19
11
3
-
FIFOEMPTY
RCRCE
TXRDY
26
18
10
2
-
DMADONE
SDIOIRQB
AT32UC3A3/A4
RXRDY
RDIRE
25
17
9
1
SDIOIRQA
BLKOVRE
CMDRDY
RINDE
24
16
8
0
860

Related parts for AT32UC3A364-ALUT