AT32UC3A364-ALUT Atmel, AT32UC3A364-ALUT Datasheet - Page 584

IC MCU 64KB FLASH 144LQFP

AT32UC3A364-ALUT

Manufacturer Part Number
AT32UC3A364-ALUT
Description
IC MCU 64KB FLASH 144LQFP
Manufacturer
Atmel
Series
AVR®32 UC3r
Datasheets

Specifications of AT32UC3A364-ALUT

Core Processor
AVR
Core Size
32-Bit
Speed
66MHz
Connectivity
EBI/EMI, I²C, IrDA, MMC, SPI, SSC, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, DMA, POR, WDT
Number Of I /o
110
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
128K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 1.95 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
144-LQFP
Processor Series
AT32UC3x
Core
AVR32
Data Bus Width
32 bit
Data Ram Size
96 KB
Interface Type
IrDA/SCI/SCIF/UDI
Maximum Clock Frequency
66 MHz
Number Of Timers
3
Operating Supply Voltage
3 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWAVR32, EWAVR32-BL, KSK-EVK1100-PL
Development Tools By Supplier
ATAVRDRAGON, ATSTK500, ATSTK600, ATAVRISP2, ATAVRONEKIT, ATEXTWIFI, ATEVK1104
Minimum Operating Temperature
- 40 C
Controller Family/series
AT32UC3A
No. Of I/o's
110
Ram Memory Size
64KB
Cpu Speed
66MHz
No. Of Timers
2
Rohs Compliant
Yes
For Use With
ATEVK1104 - KIT DEV/EVAL FOR AVR32 AT32UC3AATAVRONEKIT - KIT AVR/AVR32 DEBUGGER/PROGRMMRATEVK1100 - KIT DEV/EVAL FOR AVR32 AT32UC3A
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3A364-ALUT
Manufacturer:
Atmel
Quantity:
10 000
Figure 25-42. Slave Node Synchronization
32072C–AVR32–2010/03
Fractional Part (FP)
Clcok Divider (CD)
Synchro Counter
Baud Rate
LINIDRX
BRGR
BRGR
Clock
RXD
When the start bit of the Synch Field is detected the counter is reset. Then during the next 8
Tbits of the Synch Field, the counter is incremented. At the end of these 8 Tbits, the counter is
stopped. At this moment, the 16 most significant bits of the counter (value divided by 8) gives the
new clock divider (CD) and the 3 least significant bits of this value (the remainder) gives the new
fractional part (FP).
When the Synch Field has been received, the clock divider (CD) and the fractional part (FP) are
updated in the Baud Rate Generator register (BRGR).
The accuracy of the synchronization depends on several parameters:
The following formula is used to compute the deviation of the slave bit rate relative to the master
bit rate after synchronization (F
F
LIN Standard imposes that it must not exceed ±15%. The LIN Standard imposes also that for
communication between two nodes, their bit rate must not differ by more than ±2%. This means
that the Baudrate_deviation must not exceed ±1%.
It follows from that, a minimum value for the nominal clock frequency:
TOL_UNSYNCH
• The nominal clock frequency (F
• The Baudrate
• The oversampling (Over=0 => 16X or Over=0 => 8X)
13 dominant bits (at 0)
Break Field
is the deviation of the real slave node clock from the nominal clock frequency. The
Baudrate_deviation
Baudrate_deviation
Initial CD
Initial FP
1 recessive bit
Delimiter
Break
(at 1)
Reset
SLAVE
Start
Bit
Nom
=
=
is the real slave node clock frequency).
1
) (the theoretical slave node clock frequency)
100
100
0
0.5
Synch Byte = 0x55
1
×
×
α [
-------------------------------------------------------------------------------------------- -
α [
-------------------------------------------------------------------------------------------- -
0
α +0.5
×
×
1
8
8
8
×
0
×
×
(
(
F
-------------------------------------- -
1
2 Over
2 Over
TOL_UNSYNCH
0
8
-1
000_0011_0001_0110_1101
Stop
×
100
Bit
<
0000_0110_0010_1101
101
F
β
Start
SLAVE
Bit
)
)
<
+ ]
+ ]
ID0 ID1 ID2 ID3 ID4 ID5 ID6 ID7
+1
β
β
AT32UC3A3/A4
⎞ xF
×
×
Baudrate
Baudrate
Nom
⎞ %
%
Stop
Bit
584

Related parts for AT32UC3A364-ALUT