UPD78F1174AGF-GAT-AX Renesas Electronics America, UPD78F1174AGF-GAT-AX Datasheet - Page 952

no-image

UPD78F1174AGF-GAT-AX

Manufacturer Part Number
UPD78F1174AGF-GAT-AX
Description
MCU 16BIT 78K0R/KX3 128-LQFP
Manufacturer
Renesas Electronics America
Series
78K0R/Kx3r
Datasheet

Specifications of UPD78F1174AGF-GAT-AX

Core Processor
78K/0R
Core Size
16-Bit
Speed
20MHz
Connectivity
3-Wire SIO, EBI/EMI, I²C, LIN, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
111
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 16x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD78F1174AGF-GAT-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Remark “Classification” in the above table classifies revisions as follows.
950
CHAPTER 13 SERIAL ARRAY UNIT (continuation)
p.459
p.460
p.461
p.474
p.476
p.478
p.480
p.482
p.484
p.486
p.487
p.489
p.491
p.493
p.509
p.512
p.514
p.528
p.529
p.534
p.537
p.542
p.542
p.545
CHAPTER 14 SERIAL INTERFACE IIC0
p.564
CHAPTER 16 DMA CONTROLLER
p.635
p.640
p.641
pp.642, 643
pp.644, 645
p.650
Page
(a): Error correction, (b): Addition/change of specifications, (c): Addition/change of description or note,
(d): Addition/change of package, part number, or management division, (e): Addition/change of related
documents
Change of Figure 13-37. Flowchart of Master Reception (in Single-Reception Mode)
Addition of Figure 13-38. Timing Chart of Master Reception (in Continuous Reception Mode)
(Type 1: DAPmn = 0, CKPmn = 0)
Addition of Figure 13-39. Flowchart of Master Reception (in Continuous Reception Mode)
Change of Figure 13-51. Procedure for Resuming Slave Transmission
Change of Figure 13-53. Flowchart of Slave Transmission (in Single-Transmission Mode)
Change of Figure 13-55. Flowchart of Slave Transmission (in Continuous Transmission
Mode)
Change of Figure 13-56. Example of Contents of Registers for Slave Reception of 3-Wire
Serial I/O (CSI00, CSI01, CSI10, CSI11, CSI20, CSI21)
Change of Figure 13-59. Procedure for Resuming Slave Reception
Change of Figure 13-61. Flowchart of Slave Reception (in Single-Reception Mode)
Addition of Caution to Figure 13-62. Example of Contents of Registers for Slave
Transmission/Reception of 3-Wire Serial I/O (CSI00, CSI01, CSI10, CSI11, CSI20, CSI21)
Addition of Caution to Figure 13-63. Initial Setting Procedure for Slave Transmission/Reception
Change of Figure 13-65. Procedure for Resuming Slave Transmission/Reception and
addition of Caution
Change of Figure 13-67. Flowchart of Slave Transmission/Reception (in Single-
Transmission/Reception Mode) and addition of Caution
Change of Figure 13-69. Flowchart of Slave Transmission/Reception (in Continuous
Transmission/Reception Mode) and addition of Caution
Change of Figure 13-79. Example of Contents of Registers for UART Reception of UART
(UART0, UART1, UART2, UART3) (1/2)
Change of Figure 13-82. Procedure for Resuming UART Reception
Change of Figure 13-84. Flowchart of UART Reception
Change of 13.7 Operation of Simplified I
Change of transfer rate in 13.7.1 Address field transmission
Change of transfer rate in 13.7.2 Data transmission
Change of error detection flag and transfer rate in 13.7.3 Data reception
Addition of Caution to 13.7.5 Calculating transfer rate
Change of Remark in 13.7.5 Calculating transfer rate
Addition of Figure 13-105. Processing Procedure in Case of Parity Error or Overrun Error
Change of description of STT0 bit in Figure 14-6. Format of IIC Control Register 0 (IICC0) (3/4)
Addition of Note to Figure 16-4. Format of DMA Mode Control Register n (DMCn) (1/2)
Change of description in 16.5.1 CSI consecutive transmission
Change of description in Figure 16-7. Setting Example of CSI Consecutive Transmission
Addition of 16.5.2 CSI master reception
Addition of 16.5.3 CSI transmission/reception
Change of description in 16.5.6 Holding DMA transfer pending by DWAITn
APPENDIX C REVISION HISTORY
User’s Manual U18432EJ5V0UD
2
C (IIC10, IIC11, IIC20, IIC21) Communication
Description
Classification
(b)
(b)
(b)
(b)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(c)
(3/5)

Related parts for UPD78F1174AGF-GAT-AX