upd70f3422gj-gae-qs-ax Renesas Electronics Corporation., upd70f3422gj-gae-qs-ax Datasheet - Page 631

no-image

upd70f3422gj-gae-qs-ax

Manufacturer Part Number
upd70f3422gj-gae-qs-ax
Description
32-bit Single-chip Microcontroller
Manufacturer
Renesas Electronics Corporation.
Datasheet
2
I
C Bus (IIC)
Chapter 18
18.16 Timing of Data Communication
2
When using I
C bus mode, the master device outputs an address via the serial
bus to select one of several slave devices as its communication partner.
After outputting the slave address, the master device transmits the
IICSn.TRCn bit, which specifies the data transfer direction, and then starts
serial communication with the slave device.
The shift operation of the IICn register is synchronized with the falling edge of
the serial clock pin (SCLn). The transmit data is transferred to the SO latch and
is output (MSB first) via the SDAn pin.
Data input via the SDAn pin is captured by the IICn register at the rising edge
of the SCLn pin.
The data communication timing is shown below.
Preliminary User’s Manual U17566EE1V2UM00
631

Related parts for upd70f3422gj-gae-qs-ax