TMP93xy20FG Toshiba, TMP93xy20FG Datasheet - Page 2

no-image

TMP93xy20FG

Manufacturer Part Number
TMP93xy20FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP93xy20FG

Package
LQFP144
Rom Types(m=mask,p=otp, F=flash,e=eeprom)
M/P
Rom Combinations
64
Ram Combinations
2
Architecture
16-bit CISC
Usb/spi Channels
-
Uart/sio Channels
2
I2c/sio Bus Channels
1
(s)dram Controller
-
Adc 10-bit Channel
8
Da Converter
-
Timer 8-bit Channel
4
Timer 16-bit Channel
4
Pwm 8-bit Channels
-
Pwm 16-bit Channels
-
Cs/wait Controller
-
Dual Clock
Y
Number Of I/o Ports
88
Power Supply Voltage(v)
4.5 to 5.5
**CAUTION**
INT0 to INT4, INTKEY and INTRTC), which can release the HALT mode may not
be able to do so if they are input during the period CPU is shifting to the HALT
mode (for about 3 clocks of f
not applicable to this case). (In this case, an interrupt request is kept on hold
internally.)
halt status can be released without difficultly. The priority of this interrupt is
compare with that of the interrupt kept on hold internally, and the interrupt with
higher priority is handled first followed by the other interrupt.
Before use this LSI, refer the section, “Points of Note and Restrictions”.
How to release the HALT mode
Thank you very much for making use of Toshiba microcomputer LSIs.
Especially, take care below cautions.
Usually, interrupts can release all halts status. However, the interrupts = (
If another interrupt is generated after it has shifted to HALT mode completely,
FPH
) with IDLE1 or STOP mode (RUN and IDLE2 are
Preface
NMI
,

Related parts for TMP93xy20FG