LFEBS12UB Freescale Semiconductor, LFEBS12UB Datasheet - Page 796

KIT STUDENT LEARNING S12 DG128

LFEBS12UB

Manufacturer Part Number
LFEBS12UB
Description
KIT STUDENT LEARNING S12 DG128
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of LFEBS12UB

Architecture
8/16-bit
Code Gen Tools Included
Code Warrior
Silicon Manufacturer
Freescale
Core Architecture
S12
Core Sub-architecture
S12
Silicon Core Number
MC9S12
Silicon Family Name
S12D
Kit Contents
HCS12 DG128 Learning Kit
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Chapter 22 Timer Module (TIM16B8CV2) Block Description
22.3.2.1
Read: Anytime
Write: Anytime
22.3.2.2
796
Module Base + 0x0000
Module Base + 0x0001
Because of an order from the United States International Trade Commission, BGA-packaged product lines and partnumbers
IOS[7:0]
Reset
Reset
indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010
Field
Reserved
Register
7:0
0x002C
0x002D
0x002E
PTPSR
0x002F
OCPD
Name
W
W
R
R
FOC7
IOS7
Input Capture or Output Compare Channel Configuration
0 The corresponding channel acts as an input capture.
1 The corresponding channel acts as an output compare.
Timer Input Capture/Output Compare Select (TIOS)
Timer Compare Force Register (CFORC)
0
0
0
7
7
W
W
W
R
R
R
R
Figure 22-6. Timer Input Capture/Output Compare Select (TIOS)
Figure 22-5. TIM16B8CV2 Register Summary (Sheet 3 of 3)
OCPD7
PTPS7
FOC6
Bit 7
IOS6
0
0
0
6
6
Figure 22-7. Timer Compare Force Register (CFORC)
MC9S12XE-Family Reference Manual Rev. 1.23
= Unimplemented or Reserved
OCPD6
PTPS6
Table 22-2. TIOS Field Descriptions
6
FOC5
IOS5
5
0
5
0
0
OCPD5
PTPS5
5
FOC4
IOS4
0
0
0
4
4
OCPD4
Description
PTPS4
4
FOC3
IOS3
0
0
0
3
3
OCPD3
PTPS3
3
FOC2
IOS2
OCPD2
PTPS2
2
0
2
0
0
2
OCPD1
Freescale Semiconductor
PTPS1
FOC1
IOS1
0
0
0
1
1
1
OCPD0
PTPS0
Bit 0
FOC0
IOS0
0
0
0
0
0

Related parts for LFEBS12UB