LFEBS12UB Freescale Semiconductor, LFEBS12UB Datasheet - Page 307

KIT STUDENT LEARNING S12 DG128

LFEBS12UB

Manufacturer Part Number
LFEBS12UB
Description
KIT STUDENT LEARNING S12 DG128
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of LFEBS12UB

Architecture
8/16-bit
Code Gen Tools Included
Code Warrior
Silicon Manufacturer
Freescale
Core Architecture
S12
Core Sub-architecture
S12
Silicon Core Number
MC9S12
Silicon Family Name
S12D
Kit Contents
HCS12 DG128 Learning Kit
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Chapter 8
S12X Debug (S12XDBGV3) Module
8.1
The S12XDBG module provides an on-chip trace buffer with flexible triggering capability to allow non-
intrusive debug of application software. The S12XDBG module is optimized for the S12X 16-bit
architecture and allows debugging of CPU12Xand XGATE module operations.
Typically the S12XDBG module is used in conjunction with the S12XBDM module, whereby the user
configures the S12XDBG module for a debugging session over the BDM interface. Once configured the
S12XDBG module is armed and the device leaves BDM Mode returning control to the user program,
which is then monitored by the S12XDBG module. Alternatively the S12XDBG module can be configured
over a serial interface using SWI routines.
8.1.1
Freescale Semiconductor
Revision
Because of an order from the United States International Trade Commission, BGA-packaged product lines and partnumbers
Number
V03.18
V03.19
V03.20
V03.21
V03.22
V03.23
V03.24
indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010
Term
COF
BDM
DUG
Introduction
Revision Date
Glossary
12 Nov 2007
13 Nov 2007
20 Apr 2007
24 Apr 2007
14 Apr 2007
23 Oct 2007
04 Jan 2008
Change Of Flow.
Change in the program flow due to a conditional branch, indexed jump or interrupt
Background Debug Mode
Device User Guide, describing the features of the device into which the DBG is integrated
8.4.2.3/8-331
8.4.3.5/8-333
8.3.2.7/8-319
8.4.2.2/8-331
8.4.2.4/8-332
8.4.5.2/8-336
8.4.5.5/8-343
8.4.5.3/8-338
Sections
Affected
General
MC9S12XE-Family Reference Manual , Rev. 1.23
Table 8-2. Glossary Of Terms
Table 8-1. Revision History
- Added “Data Bus Comparison NDB Dependency” section
- Clarified effect TRIG has on state sequencer.
- Clarified simultaneous arm and disarm effect.
- Clarified reserved State Sequencer encodings.
- Added single databyte comparison limitation information
- Added statement about interrupt vector fetches whilst tagging.
- Removed LOOP1 tracing restriction NOTE.
- Added pin reset effect NOTE.
- Text readability improved, typo removed.
- Corrected bit name.
Definition
Description of Changes
307

Related parts for LFEBS12UB