ATSAM3S1BA-AU Atmel, ATSAM3S1BA-AU Datasheet - Page 871

IC MCU 32BIT 64KB FLASH 64LQFP

ATSAM3S1BA-AU

Manufacturer Part Number
ATSAM3S1BA-AU
Description
IC MCU 32BIT 64KB FLASH 64LQFP
Manufacturer
Atmel
Series
SAM3Sr
Datasheets

Specifications of ATSAM3S1BA-AU

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
64MHz
Connectivity
I²C, MMC, SPI, SSC, UART/USART, USB
Peripherals
Brown-out Detect/Reset, DMA, I²S, POR, PWM, WDT
Number Of I /o
47
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.62 V ~ 1.95 V
Data Converters
A/D 10x10/12b, D/A 2x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-LQFP
Controller Family/series
ATSAM3S
No. Of I/o's
47
Ram Memory Size
16KB
Cpu Speed
64MHz
No. Of Timers
6
Rohs Compliant
Yes
Processor Series
ATSAM3x
Core
ARM Cortex M3
3rd Party Development Tools
JTRACE-CM3, MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
ATSAM3S-EK
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATSAM3S1BA-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATSAM3S1BA-AUR
Manufacturer:
Atmel
Quantity:
10 000
36.6.5.2
36.6.5.3
6500C–ATARM–8-Feb-11
Changing the Duty-Cycle, the Period and the Dead-Times
Source Clock Selection Criteria
The large number of source clocks can make selection difficult. The relationship between the
value in the
Cycle Register”
Period Register gives the PWM accuracy. The Duty-Cycle quantum cannot be lower than
1/CPRDx value. The higher the value of PWM_CPRDx, the greater the PWM accuracy.
For example, if the user sets 15 (in decimal) in PWM_CPRDx, the user is able to set a value
from between 1 up to 14 in PWM_CDTYx Register. The resulting duty-cycle quantum cannot be
lower than 1/15 of the PWM period.
It is possible to modulate the output waveform duty-cycle, period and dead-times.
To prevent unexpected output waveform, the user must use the
Update Register”
Time Update Register”
waveform parameters while the channel is still enabled.
Note:
• If the channel is an asynchronous channel (SYNCx = 0 in
• If the channel is a synchronous channel and update method 0 is selected (SYNCx = 1 and
• If the channel is a synchronous channel and update method 1 or 2 is selected (SYNCx=1 and
Register”
values until the end of the current PWM period and update the values for the next period.
UPDM = 0 in PWM_SCM register), these registers hold the new period, duty-cycle and dead-
times values until the bit UPDULOCK is written at “1” (in
Control Register”
values for the next period.
UPDM=1 or 2 in PWM_SCM register):
– registers PWM_CPRDUPDx and PWM_DTUPDx hold the new period and dead-
– register PWM_CDTYUPDx holds the new duty-cycle value until the end of the
times values until the bit UPDULOCK is written at “1” (in PWM_SCUC register) and
the end of the current PWM period, then update the values for the next period.
update period of synchronous channels (when UPRCNT is equal to UPR in
Sync Channels Update Period Register”
PWM period, then updates the value for the next period
If the update registers PWM_CDTYUPDx, PWM_CPRDUPDx and PWM_DTUPDx are written
several times between two updates, only the last written value is taken into account.
“PWM Channel Period Register”
(PWM_SCM)), these registers hold the new period, duty-cycle and dead-times
(PWM_CDTYx) can help the user in choosing. The event number written in the
, the
(PWM_SCUC)) and the end of the current PWM period, then update the
“PWM Channel Period Update Register”
(PWM_CDTYUPDx, PWM_CPRDUPDx and PWM_DTUPDx) to change
(PWM_CPRDx) and the
(PWM_SCUP)) and the end of the current
SAM3S Preliminary
“PWM Sync Channels Update
“PWM Sync Channels Mode
and the
“PWM Channel Duty Cycle
“PWM Channel Dead
“PWM Channel Duty
“PWM
871

Related parts for ATSAM3S1BA-AU