ATSAM3S1BA-AU Atmel, ATSAM3S1BA-AU Datasheet - Page 1019

IC MCU 32BIT 64KB FLASH 64LQFP

ATSAM3S1BA-AU

Manufacturer Part Number
ATSAM3S1BA-AU
Description
IC MCU 32BIT 64KB FLASH 64LQFP
Manufacturer
Atmel
Series
SAM3Sr
Datasheets

Specifications of ATSAM3S1BA-AU

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
64MHz
Connectivity
I²C, MMC, SPI, SSC, UART/USART, USB
Peripherals
Brown-out Detect/Reset, DMA, I²S, POR, PWM, WDT
Number Of I /o
47
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.62 V ~ 1.95 V
Data Converters
A/D 10x10/12b, D/A 2x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-LQFP
Controller Family/series
ATSAM3S
No. Of I/o's
47
Ram Memory Size
16KB
Cpu Speed
64MHz
No. Of Timers
6
Rohs Compliant
Yes
Processor Series
ATSAM3x
Core
ARM Cortex M3
3rd Party Development Tools
JTRACE-CM3, MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
ATSAM3S-EK
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATSAM3S1BA-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATSAM3S1BA-AUR
Manufacturer:
Atmel
Quantity:
10 000
40.6.6
40.6.7
Figure 40-2. Conversion Sequence
6500C–ATARM–8-Feb-11
Write DACC_CDR
Selected Channel
Write USER_SEL
Read DACC_ISR
DAC Channel 0
DAC Channel 1
Output
Output
field
TXRDY
MCK
EOC
Sleep Mode
DACC Timings
None
Select Channel 0
The DACC Sleep Mode maximizes power saving by automatically deactivating the DACC when it is not
being used for conversions.
When a start conversion request occurs, the DACC is automatically activated. As the analog cell requires a
start-up time, the logic waits during this time and starts the conversion on the selected channel. When all
conversion requests are complete, the DACC is deactivated until the next request for conversion.
A fast wake-up mode is available in the
strategy and responsiveness. Setting the FASTW bit to 1 enables the fast wake-up mode. In fast wake-up
mode the DACC is not fully deactivated while no conversion is requested, thereby providing less power sav-
ing but faster wake-up (4 times faster).
The DACC startup time must be defined by the user in the STARTUP field of the
This startup time differs depending of the use of the fast wake-up mode along with sleep mode, in this case
the user must set the STARTUP time corresponding to the fast wake up and not the standard startup time.
A max speed mode is available by setting the MAXS bit to 1 in the DACC_MR register. Using this mode, the
DAC Controller no longer waits to sample the end of cycle signal coming from the DACC block to start the
next conversion and uses an internal counter instead. This mode gains 2 DACC Clock periods between
each consecutive conversion.
Warning: Using this mode, the EOC interrupt of the DACC_IER register should not be used as it is 2 DACC
Clock periods late.
After 20 µs the analog voltage resulting from the converted data will start decreasing, therefore it is neces-
sary to refresh the channel on a regular basis to prevent this voltage loss. This is the purpose of the
REFRESH field in the DACC Mode Register where the user will define the period for the analog channels to
be refreshed.
Warning: A REFRESH PERIOD field set to 0 will disable the refresh function of the DACC channels.
Data 0 Data 1
Channel 0
Data 0
DACC Mode Register
Select Channel 1
Data 2
as a compromise between power saving
SAM3S Preliminary
CDR FIFO not full
Data 1
Channel 1
DACC Mode
Data 2
Register.
1019

Related parts for ATSAM3S1BA-AU