ATSAM3S1BA-AU Atmel, ATSAM3S1BA-AU Datasheet - Page 203

IC MCU 32BIT 64KB FLASH 64LQFP

ATSAM3S1BA-AU

Manufacturer Part Number
ATSAM3S1BA-AU
Description
IC MCU 32BIT 64KB FLASH 64LQFP
Manufacturer
Atmel
Series
SAM3Sr
Datasheets

Specifications of ATSAM3S1BA-AU

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
64MHz
Connectivity
I²C, MMC, SPI, SSC, UART/USART, USB
Peripherals
Brown-out Detect/Reset, DMA, I²S, POR, PWM, WDT
Number Of I /o
47
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.62 V ~ 1.95 V
Data Converters
A/D 10x10/12b, D/A 2x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-LQFP
Controller Family/series
ATSAM3S
No. Of I/o's
47
Ram Memory Size
16KB
Cpu Speed
64MHz
No. Of Timers
6
Rohs Compliant
Yes
Processor Series
ATSAM3x
Core
ARM Cortex M3
3rd Party Development Tools
JTRACE-CM3, MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
ATSAM3S-EK
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATSAM3S1BA-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATSAM3S1BA-AUR
Manufacturer:
Atmel
Quantity:
10 000
10.23.5
• XN
Instruction access disable bit:
0 = instruction fetches enabled
1 = instruction fetches disabled.
• AP
Access permission field, see
• TEX, C, B
Memory access attributes, see
• S
Shareable bit, see
• SRD
Subregion disable bits. For each bit in this field:
0 = corresponding sub-region is enabled
1 = corresponding sub-region is disabled
See
Region sizes of 128 bytes and less do not support subregions. When writing the attributes for such a region, write the SRD
field as 0x00.
• SIZE
Specifies the size of the MPU protection region. The minimum permitted value is 3 (b00010), see See
on page 204
• ENABLE
6500C–ATARM–8-Feb-11
“Subregions” on page 208
31
23
15
7
MPU Region Attribute and Size Register
Reserved
Reserved
for more information.
Reserved
Table 10-36 on page
30
22
14
6
The RASR defines the region size and memory attributes of the MPU region specified by the
RNR, and enables that region and any subregions. See the register summary in
page 197
RASR is accessible using word or halfword accesses:
The bit assignments are:
• the most significant halfword holds the region attributes
• the least significant halfword holds the region size and the region and subregion enable bits.
Table 10-39 on page
Table 10-37 on page
for more information.
for its attributes.
29
21
13
5
204.
205.
TEX
XN
28
20
12
204.
4
SRD
Reserved
SIZE
27
19
11
3
26
18
10
S
2
SAM3S Preliminary
AP
25
17
C
9
1
“SIZE field values”
Table 10-35 on
ENABLE
24
16
B
8
0
203

Related parts for ATSAM3S1BA-AU