ATSAM3S1BA-AU Atmel, ATSAM3S1BA-AU Datasheet - Page 430

IC MCU 32BIT 64KB FLASH 64LQFP

ATSAM3S1BA-AU

Manufacturer Part Number
ATSAM3S1BA-AU
Description
IC MCU 32BIT 64KB FLASH 64LQFP
Manufacturer
Atmel
Series
SAM3Sr
Datasheets

Specifications of ATSAM3S1BA-AU

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
64MHz
Connectivity
I²C, MMC, SPI, SSC, UART/USART, USB
Peripherals
Brown-out Detect/Reset, DMA, I²S, POR, PWM, WDT
Number Of I /o
47
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.62 V ~ 1.95 V
Data Converters
A/D 10x10/12b, D/A 2x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-LQFP
Controller Family/series
ATSAM3S
No. Of I/o's
47
Ram Memory Size
16KB
Cpu Speed
64MHz
No. Of Timers
6
Rohs Compliant
Yes
Processor Series
ATSAM3x
Core
ARM Cortex M3
3rd Party Development Tools
JTRACE-CM3, MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
ATSAM3S-EK
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATSAM3S1BA-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATSAM3S1BA-AUR
Manufacturer:
Atmel
Quantity:
10 000
26.3
Figure 26-1. General Clock Block Diagram
26.4
430
XOUT32/PA8
XOUT/PB8
XIN32/PA7
Block Diagram
Master Clock Controller
XIN/PB9
(Supply Controller)
SAM3S Preliminary
XTALSEL
Clock Generator
RC Oscillator
4/8/12 MHz
Management
Embedded
32 kHz RC
Embedded
Resonator
Oscillator
32768 Hz
Oscillator
3-20 MHz
Oscillator
Status
Ceramic
Controller
Crystal
Crystal
The Master Clock Controller provides selection and division of the Master Clock (MCK). MCK is
the clock provided to all the peripherals.
The Master Clock is selected from one of the clocks provided by the Clock Generator. Selecting
the Slow Clock provides a Slow Clock signal to the whole device. Selecting the Main Clock
saves power consumption of the PLLs.
The Master Clock Controller is made up of a clock selector and a prescaler.
The Master Clock selection is made by writing the CSS field (Clock Source Selection) in
PMC_MCKR (Master Clock Register). The prescaler supports the division by a power of 2 of the
selected clock between 1 and 64, and the division by 3. The PRES field in PMC_MCKR pro-
grams the prescaler.
Each time PMC_MCKR is written to define a new Master Clock, the MCKRDY bit is cleared in
PMC_SR. It reads 0 until the Master Clock is established. Then, the MCKRDY bit is set and can
trigger an interrupt to the processor. This feature is useful when switching from a high-speed
clock to a lower one to inform the software when the change is actually done.
Fast
Power
or
Control
0
1
0
1
MOSCSEL
PLLB and
PLLA and
Divider /2
PLLBDIV2
PLLADIV2
Divider /2
PLLA Clock
PLLACK
PLLB Clock
PLLBCK
Main Clock
MAINCK
Slow Clock
SLCK
SLCK
MAINCK
PLLBCK
PLLACK
Master Clock Controller
PLLACK
PLLBCK
(PMC_MCKR)
PLLBCK
MAINCK
PLLACK
SLCK
/1,/2,/3,/4,/8,
/16,/32,/64
Prescaler
PRES
USB Clock Controller (PMC_USB)
Programmable Clock Controller
(PMC_PCKx)
/1,/2,/4,/8,
/16,/32,/64
Prescaler
/1,/2,/3,...,/16
PRES
Divider
USBDIV
Peripherals
Clock Controller
(PMC_PCERx) ON/OFF
Sleep Mode
Processor
Controller
ON/OFF
Divider
Clock
/8
Free running clock
6500C–ATARM–8-Feb-11
Processor clock c
Master clock
USB Clock
HCLK
int
MCK
periph_clk[..
pck[..]
SysTick
FCLK
UDPCK

Related parts for ATSAM3S1BA-AU