EP2AGX45DF29I5N Altera, EP2AGX45DF29I5N Datasheet - Page 592

no-image

EP2AGX45DF29I5N

Manufacturer Part Number
EP2AGX45DF29I5N
Description
IC ARRIA II GX FPGA 45K 780FBGA
Manufacturer
Altera
Series
Arria II GXr

Specifications of EP2AGX45DF29I5N

Number Of Logic Elements/cells
42959
Number Of Labs/clbs
1805
Total Ram Bits
3435
Number Of I /o
364
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Family Name
Arria® II GX
Number Of Logic Blocks/elements
45125
# I/os (max)
364
Frequency (max)
500MHz
Operating Supply Voltage (typ)
900mV
Logic Cells
45125
Ram Bits
3565158.4
Operating Supply Voltage (min)
0.87V
Operating Supply Voltage (max)
0.93V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
780
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2AGX45DF29I5N
Manufacturer:
ALTERA
Quantity:
201
Part Number:
EP2AGX45DF29I5N
Manufacturer:
ALTERA
Quantity:
853
Part Number:
EP2AGX45DF29I5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2AGX45DF29I5N
Manufacturer:
ALTERA
0
Part Number:
EP2AGX45DF29I5N
0
4–18
Figure 4–12. Reset Sequence in Basic ×1 Mode with Receiver CDR in Automatic Lock Mode (Channel and TX PLL
select/reconfig Option)
Arria II Device Handbook Volume 2: Transceivers
Reset Sequence with the Channel and TX PLL Select/Reconfig Option
Reset and Control Signals
Output Status Signals
Use the example reset sequence shown in
dynamic reconfiguration controller to change the TX PLL settings of the transceiver
channel. In this example, the dynamic reconfiguration is used to dynamically
reconfigure the data rate of the transceiver channel configured in Basic ×1 mode with
the receiver CDR in automatic lock mode.
As shown in
dynamic reconfiguration controller to change the configuration of the transceiver
channel:
1. After power up and establishing that the transceiver is operating correctly, write
2. Assert the tx_digitalreset, rx_analogreset, and rx_digitalreset signals.
3. As soon as write_all is asserted, the dynamic reconfiguration controller starts to
4. Wait for the assertion of the channel_reconfig_done signal (marker 4), which
reconfig_mode_sel[2:0]
channel_reconfig_done
the new value in the appropriate registers (including reconfig_mode_sel[2:0])
and subsequently assert the write_all signal (marker 1) to initiate the dynamic
reconfiguration.
f
execute its operation, as indicated by the assertion of the busy signal (marker 2).
indicates the completion of dynamic reconfiguration in this mode.
rx_analogreset
rx_digitalreset
tx_digitalreset
rx_reqlocked
For more information, refer to
Reconfiguration in Arria II
write_all
Figure
busy
4–12, perform the following reset procedure when using the
New Value
1
1
1
2
Devices.
3
Chapter 4: Reset Control and Power Down in Arria II Devices
AN 558: Implementing Dynamic
4
Figure 4–12
five parallel clock cycles
5
6
7
4 μs
8
when you are using the
Dynamic Reconfiguration Reset Sequences
December 2010 Altera Corporation

Related parts for EP2AGX45DF29I5N