EP2AGX45DF29I5N Altera, EP2AGX45DF29I5N Datasheet - Page 535

no-image

EP2AGX45DF29I5N

Manufacturer Part Number
EP2AGX45DF29I5N
Description
IC ARRIA II GX FPGA 45K 780FBGA
Manufacturer
Altera
Series
Arria II GXr

Specifications of EP2AGX45DF29I5N

Number Of Logic Elements/cells
42959
Number Of Labs/clbs
1805
Total Ram Bits
3435
Number Of I /o
364
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Family Name
Arria® II GX
Number Of Logic Blocks/elements
45125
# I/os (max)
364
Frequency (max)
500MHz
Operating Supply Voltage (typ)
900mV
Logic Cells
45125
Ram Bits
3565158.4
Operating Supply Voltage (min)
0.87V
Operating Supply Voltage (max)
0.93V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
780
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2AGX45DF29I5N
Manufacturer:
ALTERA
Quantity:
201
Part Number:
EP2AGX45DF29I5N
Manufacturer:
ALTERA
Quantity:
853
Part Number:
EP2AGX45DF29I5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2AGX45DF29I5N
Manufacturer:
ALTERA
0
Part Number:
EP2AGX45DF29I5N
0
Chapter 2: Transceiver Clocking in Arria II Devices
FPGA Fabric-Transceiver Interface Clocking
Figure 2–25. FPGA Fabric-Receiver Interface Clocking for Example 7
December 2010 Altera Corporation
Channel PMA
Channel PMA
Channel PMA
Channel PMA
Channel PMA
Channel PMA
Channel PMA
Channel PMA
Transceiver
Transceiver
Transceiver
Transceiver
Divider Block
Divider Block
Divider Block
Divider Block
Local Clock
Local Clock
Local Clock
Local Clock
Receiver
Receiver
Receiver
Receiver
Channel 3
Channel 2
Channel 1
Channel 0
Receiver Channel PCS
Low-Speed Parallel Clock
Receiver Channel PCS
Low-Speed Parallel Clock
CMU1 Block
CMU0 Block
Receiver Channel PCS
Low-Speed Parallel Clock
Receiver Channel PCS
Low-Speed Parallel Clock
Figure 2–25
shows FPGA fabric-receiver interface clocking for Example 7.
Parallel Data
Parallel Data
Parallel Data
Parallel Data
/2
/2
/2
/2
CMU1
CMU0
PLL
PLL
Compensation
Compensation
Compensation
Compensation
rdclk
rdclk
rdclk
rdclk
RX Phase
RX Phase
RX Phase
RX Phase
FIFO
FIFO
Reference Clock
Reference Clock
FIFO
FIFO
wrclk
tx_clkout[2]
tx_clkout[0]
wrclk
wrclk
wrclk
Arria II Device Handbook Volume 2: Transceivers
FPGA Fabric
rx_coreclk[3]
rx_coreclk[2]
rx_coreclk[1]
rx_coreclk[0]
and Status
and Status
and Status
and Status
Channel 3
Channel 2
Channel 1
Channel 0
RX Data
RX Data
RX Data
RX Data
Logic
Logic
Logic
Logic
2–45

Related parts for EP2AGX45DF29I5N