EP2AGX45DF29I5N Altera, EP2AGX45DF29I5N Datasheet - Page 443

no-image

EP2AGX45DF29I5N

Manufacturer Part Number
EP2AGX45DF29I5N
Description
IC ARRIA II GX FPGA 45K 780FBGA
Manufacturer
Altera
Series
Arria II GXr

Specifications of EP2AGX45DF29I5N

Number Of Logic Elements/cells
42959
Number Of Labs/clbs
1805
Total Ram Bits
3435
Number Of I /o
364
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Family Name
Arria® II GX
Number Of Logic Blocks/elements
45125
# I/os (max)
364
Frequency (max)
500MHz
Operating Supply Voltage (typ)
900mV
Logic Cells
45125
Ram Bits
3565158.4
Operating Supply Voltage (min)
0.87V
Operating Supply Voltage (max)
0.93V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
780
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2AGX45DF29I5N
Manufacturer:
ALTERA
Quantity:
201
Part Number:
EP2AGX45DF29I5N
Manufacturer:
ALTERA
Quantity:
853
Part Number:
EP2AGX45DF29I5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2AGX45DF29I5N
Manufacturer:
ALTERA
0
Part Number:
EP2AGX45DF29I5N
0
Chapter 1: Transceiver Architecture in Arria II Devices
Functional Modes
Figure 1–55. Deterministic Latency Functional Mode
Notes to
(1) The transmitter is in bit-slip mode.
(2) This block is optional in this mode.
(3) The RX phase compensation FIFO is automatically set in register mode. However, you have the option to set the TX phase compensation FIFO in
(4) Typically, the 8B/10B encoder and decoder are used when you use deterministic latency to implement CPRI or OBSAI protocols. However, you
(5) TX PCS latency (FPGA fabric-transceiver interface clock cycles) = 4.
(6) RX PCS latency (FPGA fabric-transceiver interface clock cycles) = 8 without byte DESER, 6 with byte DESER.
December 2010 Altera Corporation
Fabric
FPGA
register mode, which is not set by default.
have the option to disable this module.
Figure
GIGE
1–55:
Figure 1–55
IEEE 802.3 defines the 1000 Base-X PHY as an intermediate, or transition, layer that
interfaces various physical media with the media access control (MAC) in a GIGE
system. It shields the MAC layer from the specific nature of the underlying medium.
The 1000 Base-X PHY, which has a physical interface data rate of 1.25 Gbps, is divided
into three sublayers—the physical coding sublayer (PCS), physical media attachment
(PMA), and physical medium dependent (PMD). These sublayers interface with the
MAC through the gigabit medium independent interface (GMII).
tx_clkout[0]
Compensation
wrclk
shows the block diagram for deterministic latency.
TX Phase
FIFO (3)
rdclk
/2
wrclk
Byte Serializer
Receiver Channel PCS (6)
Transmitter Channel PCS (5)
(2)
/2
Low-Speed Parallel Clock from Clock Divider
rdclk
8B/10B Encoder
Low-Speed Parallel Clock from Clock Divider
(4)
Arria II Device Handbook Volume 2: Transceivers
Parallel Recovered Clock
Transmitter Channel
Receiver Channel
Recovered Clock
Local Clock
PMA (1)
Divider
Parallel
PMA
1–57

Related parts for EP2AGX45DF29I5N