mcf5272 Freescale Semiconductor, Inc, mcf5272 Datasheet - Page 480

no-image

mcf5272

Manufacturer Part Number
mcf5272
Description
Mcf5272 Coldfire Integrated Microprocessor User
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mcf5272CVF66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mcf5272CVF66
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
mcf5272CVF66 K75N
Manufacturer:
ST
Quantity:
18
Part Number:
mcf5272CVF66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mcf5272CVM66
Manufacturer:
MOT
Quantity:
3
Part Number:
mcf5272CVM66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mcf5272CVM66
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
mcf5272CVM66
0
Company:
Part Number:
mcf5272CVM66
Quantity:
6 000
Part Number:
mcf5272CVM66J
Manufacturer:
NSC
Quantity:
36
Part Number:
mcf5272CVM66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mcf5272CVM66R2
0
Part Number:
mcf5272NF66K75N
Manufacturer:
MOTOROLA
Quantity:
2
Part Number:
mcf5272VF66
Manufacturer:
HYNIX
Quantity:
19
Part Number:
mcf5272VF66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mcf5272VF66
Manufacturer:
FREESCALE
Quantity:
20 000
Reset Operation
During the software watchdog timer reset period, all outputs are driven to their default
levels. Once RSTO negates, all bus signals continue to remain in this state until the
ColdFire core begins the first bus cycle for reset exception processing.
During a software watchdog timer reset, SCE[RSTSRC] is set to 0b10 to indicate the
software watchdog as the source of the previous reset.
20.12.4 Soft Reset Operation
If the soft reset bit, SCR[SOFTRST], is programmed to generate a reset, RSTO is asserted
for 128 clocks, resetting all external devices as with a normal or master reset. All internal
peripherals with the exception of the SIM, chip select, interrupt controller, GPIO module,
and SDRAM controller are reset also. The SDRAM controller is reset only when
DRESETEN is tied low.
SCR[SOFTRST] is automatically cleared at the end of the 128 clock period. Software can
monitor this bit to determine the end of the soft reset. Figure 20-24 shows the timing of
RSTO when asserted by SCR[SOFTRST].
20-26
Like the normal reset, the internal reset generated by a software
watchdog timeout does not reset the SDRAM controller unless
DRESETEN is low during the reset. When DRESETEN is
high, SDRAM refreshes continue to be generated during and
after the reset at the programmed rate and with the programmed
waveform timing.
The levels of the mode pins are not sampled during a software
watchdog reset. If the port size and acknowledge features of
CS0 are different from the values programmed in CSBR0 and
CSOR0 at the time of the software watchdog reset, you must
assert RSTI during software watchdog reset to cause the mode
pins to be resampled.
MCF5272 User’s Manual
NOTE:
NOTE:
MOTOROLA

Related parts for mcf5272