mcf5272 Freescale Semiconductor, Inc, mcf5272 Datasheet - Page 449

no-image

mcf5272

Manufacturer Part Number
mcf5272
Description
Mcf5272 Coldfire Integrated Microprocessor User
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mcf5272CVF66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mcf5272CVF66
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
mcf5272CVF66 K75N
Manufacturer:
ST
Quantity:
18
Part Number:
mcf5272CVF66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mcf5272CVM66
Manufacturer:
MOT
Quantity:
3
Part Number:
mcf5272CVM66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mcf5272CVM66
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
mcf5272CVM66
0
Company:
Part Number:
mcf5272CVM66
Quantity:
6 000
Part Number:
mcf5272CVM66J
Manufacturer:
NSC
Quantity:
36
Part Number:
mcf5272CVM66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mcf5272CVM66R2
0
Part Number:
mcf5272NF66K75N
Manufacturer:
MOTOROLA
Quantity:
2
Part Number:
mcf5272VF66
Manufacturer:
HYNIX
Quantity:
19
Part Number:
mcf5272VF66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mcf5272VF66
Manufacturer:
FREESCALE
Quantity:
20 000
Physical Layer Interface Controller TDM Ports and UART 1
Physical Layer Interface port 3 is an additional GCI/IDL port. This Physical Layer Interface
shares the DIN1, DOUT1, and DCL1 pins of Physical Layer Interface port 1. The operating
mode is selected by the same register control bit that selects the operating mode for port 1.
Port 3 can also have its input and output signals redirected to DIN3 and DOUT3
respectively.
19.16.3.1 GCI/IDL Delayed Frame Sync 2 (DFSC2/PA12)
IDL/GCI Modes: DFSC2 is used as a programmable delayed frame sync for external
IDL/GCI devices that use port 2 but are connected to the port 1 data pins. Port 2 uses the
DFSC2 frame sync internally to ensure alignment with external devices synchronized with
DFSC2. The width of this signal can be configured for 1, 2, 8, or 16 DCL clocks duration.
The location of this frame sync is programmable in single clock increments up to a
maximum count of 0x3FF.
Port A mode: I/O pin PA12.
19.16.3.2 GCI/IDL Delayed Frame Sync 3 (DFSC3/PA13)
Output pin DFSC3. This active high signal is used as a programmable delayed frame sync
for external IDL/GCI devices that use port 3 but are connected to the port 1 or port 3 data
pins. Port 3 uses the DFSC3 frame sync internally to ensure alignment with external devices
synchronized with DFSC3. The width of this signal can be configured for 1, 2, 8, or 16 DCL
clocks duration. The location of this frame sync is programmable in single clock increments
up to a maximum count of 0x3FF.
Port A mode: I/O pin PA13.
19.16.3.3 QSPI_CS3, Port 3 GCI/IDL Data Out 3, PA7
(PA7/DOUT3/QSPI_CS3)
QSPI mode: The QSPI chip select, QSPI_CS3, is the default configuration after device
reset. QSPI_CS3 can be programmed to be active high or low.
IDL mode: This pin can be configured as a dedicated output for clocking data out of IDL
port 3. Data is clocked out of DOUT3 on the rising edge of DCL1. After device reset port
3 is connected to DOUT1 by setting a bit in the PLIC module configuration register, this
pin can be configured as a dedicated output for IDL/GCI port 3.
GCI mode: This pin can be configured as a dedicated output for clocking data out of GCI
port 3. Data is clocked out of DOUT3 on the rising edge of DCL1. DCL1 is twice the bit
rate, that is, two clocks per data bit. This is done by setting a bit in the PLIC module
configuration register this pin can be configured as a dedicated output for IDL/GCI port 3.
Port A mode: I/O pin PA7.
MOTOROLA
Chapter 19. Signal Descriptions
19-35

Related parts for mcf5272