HD64F3029XBL25V Renesas Electronics America, HD64F3029XBL25V Datasheet - Page 638

MCU 5V 512K,PB-FREE 100-TQFP

HD64F3029XBL25V

Manufacturer Part Number
HD64F3029XBL25V
Description
MCU 5V 512K,PB-FREE 100-TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300Hr
Datasheet

Specifications of HD64F3029XBL25V

Core Processor
H8/300H
Core Size
16-Bit
Speed
25MHz
Connectivity
SCI, SmartCard
Peripherals
DMA, PWM, WDT
Number Of I /o
70
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Bit 3—RAM Select (RAMS): Sets whether the user MAT is emulated or not. When RAMS = 1,
all blocks of the user MAT are in the programming/erasing protection state.
Bit 3
RAMS
0
1
Bits 2 to 0—User MAT Area Select: These bits are used with bit 3 and select the user-MAT area
to be overlapped with the on-chip RAM (see table 18.7).
Table 18.7 Division of User MAT Area
RAM Area
H'FFE000 to H'FFEFFF
H'000000 to H'000FFF
H'001000 to H'001FFF
H'002000 to H'002FFF
H'003000 to H'003FFF
H'004000 to H'004FFF
H'005000 to H'005FFF
H'006000 to H'006FFF
H'007000 to H'007FFF
Note:
18.4.5
FVACR modifies the space which reads the vector table data of the NMI interrupts. Normally the
vector table data is read from the address spaces from H'00001C to H'00004F. However, the
vector table can be read from the internal I/O register (FVADRR to FVADRL) by the FVACR
setting. FVACR is initialized to H'00 at a power-on reset or in hardware standby mode.
All interrupts including NMI must be prohibited in the programming/erasing processing or during
downloading on-chip program. When if it is not possible to avoid using the NMI interrupt due to
system requirements, such as during system error processing, FVACR and FVADRR to FVADRL
must be set and the interrupt exception processing routine must be set in the on-chip RAM.
* Don't care.
Flash Vector Address Control Register (FVACR)
Description
Emulation is not selected
Programming/erasing protection of all user-MAT blocks is invalid
Emulation is selected
Programming/erasing protection of all user-MAT blocks is valid
Block Name
RAM area (4 kbytes)
EB0 (4kbytes)
EB1 (4kbytes)
EB2 (4kbytes)
EB3 (4kbytes)
EB4 (4kbytes)
EB5 (4kbytes)
EB6 (4kbytes)
EB7 (4kbytes)
RAMS
0
1
1
1
1
1
1
1
1
Rev. 2.0, 06/04, page 609 of 980
RAM2
*
0
0
0
0
1
1
1
1
RAM1
*
0
0
1
1
0
0
1
1
(Initial value)
RAM0
*
0
1
0
1
0
1
0
1

Related parts for HD64F3029XBL25V