EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 989

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 1: ALTGX Transceiver Setup Guide for Stratix IV Devices
Reconfiguration Settings
Table 1–8. MegaWizard Plug-In Manager Options (Main PLL Screen) (Part 2 of 3)
February 2011 Altera Corporation
What is the selected input
clock source for the Rx/Tx
PLLs?
What is the protocol to be
reconfigured to?
What is the subprotocol to be
reconfigured to?
What would you like to base
the setting on?
What is the data rate?
ALTGX Setting
Assign identification numbers to all input reference clocks
that are used by the transmitter PLLs in their corresponding
PLL screens. You can set up a maximum of 10 input
reference clocks and assign identification numbers from 1 to
10.
Select the desired functional mode here, if you intend to
dynamically reconfigure the transceiver channel to a different
functional mode using the alternate transmitter PLL.
This option is not available for Basic, (OIF) CEI PHY
Interface, Serial RapidIO, GIGE, and XAUI functional modes.
This option is available for the following protocols and
subprotocols:
This option is available only for Basic mode.You can select
one of the following options for the alternate transmitter PLL:
These settings are to dynamically reconfigure the transceiver
channel to listen to the alternate transmitter PLL.
Protocol = PCIe; Subprotocols = Gen 1 and Gen 2
Protocol = SDI; Subprotocols = 3G and HD
Protocol = SONET/SDH; Subprotocols = OC12, OC48, and
OC96
Input clock frequency—Selecting this option allows you
to enter your input clock frequency. Based on the value
you enter, the ALTGX MegaWizard Plug-In Manager
populates the data rate options in the What is the effective
data rate? field. The ALTGX MegaWizard Plug-In Manager
determines these data rate options depending on the
available multiplier settings.
Data rate—Selecting this option allows you to enter the
transceiver channel serial data rate. Based on the value
you enter, the ALTGX MegaWizard Plug-In Manager
populates the input reference clock frequency options in
the What is the input clock frequency? field. The ALTGX
MegaWizard Plug-In Manager determines these input
reference clock frequencies depending on the available
multiplier settings.
If you select the data rate option in the What would you
like to base the setting on? field, the ALTGX MegaWizard
Plug-In Manager allows you to specify the effective serial
data rate value in this field.
If you select the input clock frequency option in the What
would you like to base the setting on? field, the ALTGX
MegaWizard Plug-In Manager displays the list of effective
serial data rates in this field.
Description
Stratix IV Device Handbook Volume 3
“Guidelines for Specifying
the Input Reference Clocks”
section in the
Reconfiguration in
Stratix IV Devices
“Channel Reconfiguration
with Transmitter PLL Select
Mode Details” in the
Dynamic Reconfiguration in
Stratix IV Devices
Reference
Dynamic
chapter.
chapter.
1–31

Related parts for EP4SE530H40I3