EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 135

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 5: Clock Networks and PLLs in Stratix IV Devices
PLLs in Stratix IV Devices
PLLs in Stratix IV Devices
Table 5–7. PLL Availability for Stratix IV Devices (Part 1 of 2)
February 2011 Altera Corporation
EP4S40G2
EP4S40G5
EP4S100G2
EP4S100G3
EP4S100G4
EP4S100G5
EP4SE230
EP4SE360
EP4SE530
Device
Cascading PLLs
f
f
Package
1
F1517
H1517
F1517
F1932
F1932
H1517
F1932
H1152
H1517
F1152
F1760
H780
F780
You can cascade the left/right and top/bottom PLLs through the GCLK and RCLK
networks. In addition, where two left/right or top/bottom PLLs exist next to each
other, there is a direct connection between them that does not require the GCLK or
RCLK network. Using this path reduces clock jitter when cascading PLLs.
Stratix IV GX devices allow cascading the left and right PLLs to transceiver PLLs
(CMU PLLs and receiver CDRs).
For more information, refer to the “FPGA Fabric PLLs -Transceiver PLLs Cascading”
section in the
When cascading PLLs in Stratix IV devices, the source (upstream) PLL must have a
low-bandwidth setting while the destination (downstream) PLL must have a
high-bandwidth setting. Ensure that there is no overlap of the bandwidth ranges of
the two PLLs.
For more information about PLL cascading in external memory interfaces designs,
refer to the
Guide.
Stratix IV devices offer up to 12 PLLs that provide robust clock management and
synthesis for device clock management, external system clock management, and
high-speed I/O interfaces. The nomenclature for the PLLs follows their geographical
location in the device floor plan. The PLLs that reside on the top and bottom sides of
the device are named PLL_T1, PLL_T2, PLL_B1 and PLL_B2; the PLLs that reside on the
left and right sides of the device are named PLL_L1, PLL_L2, PLL_L3, PLL_L4, PLL_R1,
PLL_R2, PLL_R3, and PLL_R4.
Table 5–7
v
v
v
v
v
L1
lists the number of PLLs available in the Stratix IV device family.
v
v
v
v
v
v
v
v
L2
v
v
v
v
v
External Memory PHY Interface (ALTMEMPHY) (nonAFI) Megafunction User
Transceiver Clocking in Stratix IV Devices
L3
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
L4
v
v
v
v
v
v
v
v
v
v
v
v
v
T1
v
v
v
v
v
v
v
v
v
v
v
T2
B1
v
v
v
v
v
v
v
v
v
v
v
v
v
B2
v
v
v
v
v
v
v
v
v
v
v
chapter.
Stratix IV Device Handbook Volume 1
R1
v
v
v
v
v
R2
v
v
v
v
v
v
v
v
v
v
v
v
v
R3
v
v
v
v
v
v
v
v
v
v
v
R4
v
v
v
v
v
5–19

Related parts for EP4SE530H40I3