EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 937

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 5: Dynamic Reconfiguration in Stratix IV Devices
Dynamic Reconfiguration Duration
February 2011 Altera Corporation
For writing values to the following PMA controls, the busy signal is asserted for 520
reconfig_clk clock cycles per channel for each of these controls:
For reading the existing values of the following PMA controls, the busy signal is
asserted for 130 reconfig_clk clock cycles per channel for each of these controls. The
data_valid signal is then asserted after the busy signal goes low.
For reading the existing values of the following PMA controls, the busy signal is
asserted for 260 reconfig_clk clock cycles per channel for each of these controls. The
data_valid signal is then asserted after the busy signal goes low.
Offset Cancellation Duration
When the device powers up, the busy signal remains low for the first reconfig_clk
clock cycle. Offset cancellation control is only for the receiver channels. The
ALTGX_RECONFIG instance takes 18500 reconfig_clk clock cycles per channel for
Receiver only and Receiver and Transmitter channels. It takes 900 reconfig_clk
clock cycles per channel for Transmitter only channels to determine if the channel
under reconfiguration is a receiver channel or not. The ATLGX_RECONFIG requires
an additional 130,000 clock cycles for these values to take effect. The
ALTGX_RECONFIG instance takes approximately two reconfig_clk clock cycles per
channel for the unused logical channels.
To demonstrate offset cancellation duration, consider the following example:
For this example, the ALTGX_RECONFIG instance consumes the following number
of reconfig_clk clock cycles for offset cancellation:
The offset cancellation duration for the ALTGX_RECONFIG instance to reconfigure
the Transmitter only channel, Receiver only channel, non-existent logical channels 1,
2, and 3 = 149,406 cycles (900 +18,500 +6 + 130,000).
tx_preemp_0t (pre-emphasis control pre-tap)
tx_preemp_2t (pre-emphasis control second post-tap)
tx_preemp_1t_out (pre-emphasis control first post-tap)
tx_vodctrl_out (voltage output differential)
rx_eqctrl_out (equalizer control)
rx_eqdcgain_out (equalizer DC gain)
tx_preemp_0t_out (pre-emphasis control pre-tap)
tx_preemp_2t_out (pre-emphasis control second post-tap)
One ALTGX_RECONFIG instance is connected to two ALTGX instances.
ALTGX Instance 1 has one Transmitter only channel (logical_channel_address = 0)
ALTGX Instance 2 has one Receiver only channel (logical_channel_address = 4)
900 cycles for the Transmitter only channel
18,500 cycles for the Receiver only channel
2 cycles each for non-existent channels with logical_channel_addresses = 1, 2,
and 3 and 130,000 cycles as a baseline for the values to take affect.
Read Transaction Duration
Stratix IV Device Handbook Volume 2: Transceivers
5–91

Related parts for EP4SE530H40I3