EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 883

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 5: Dynamic Reconfiguration in Stratix IV Devices
Dynamic Reconfiguration Modes Implementation
February 2011 Altera Corporation
f
1
There are two signals available when you enable the Channel Interface option:
In addition to these two ports, you can select the necessary control and status signals
for the reconfigured channel in the Clocking/Interface screen.
For more information about control and status signals, refer to the “Transceiver Port
Lists” section in the
These control and status signals are not applicable in Basic (PMA Direct) functional
mode.
option.
Table 5–8. Control and Status Signals Not Applicable in Basic (PMA Direct) Mode with the
Channel Interface Option Enabled
The Quartus II software has legal checks for the connectivity of tx_datainfull and
rx_dataoutfull and the various control and status signals you enable in the
Clocking/Interface screen.
For example, the Quartus II software allows you to select and connect the pipestatus
and powerdn signals. It assumes that you are planning to switch to and from PCIe
functional mode.
channel interface signals.
tx_datainfull—The width of this input signal depends on the number of
channels you set up in the General screen. It is 44 bits wide per channel. This
signal is available only for Transmitter only and Receiver and Transmitter
configurations. This port replaces the existing tx_datain port.
rx_dataoutfull—The width of this output signal depends on the number of
channels you set up in the General screen. It is 64 bits wide per channel. This
signal is available only for Receiver only and Receiver and Transmitter
configurations. This port replaces the existing rx_dataout port.
FPGA Fabric-Receiver Interface
Table 5–8
rx_patterndetect
rx_a1a2sizeout
rx_syncstatus
rx_ctrldetect
rx_errdetect
rx_dataout
rx_disperr
lists the signals not available when you enable the Channel Interface
Table 5–9
Transceiver Architecture in Stratix IV Devices
lists the tx_datainfull[43:0] FPGA fabric-transceiver
FPGA Fabric-Transmitter Interface
Stratix IV Device Handbook Volume 2: Transceivers
tx_ctrlenable
tx_forcedisp
tx_dispval
tx_datain
chapter.
5–37

Related parts for EP4SE530H40I3