EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 571

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 1: Transceiver Architecture in Stratix IV Devices
Transceiver Block Architecture
Table 1–45. PMA-PCS Interface Widths, CPRI and OSBAI Data Rates in Deterministic latency Mode
February 2011 Altera Corporation
Single-width
mode
Double-width
mode
Notes to
(1) When configured in double-width mode for the same data rate, the core clock frequency is halved.
(2) Requires double-width mode.
(3) When configured for 32/40-bit channel width requiring byte serializer/deserializer, the core clock is halved.
(4) Requires the byte serializer/deserializer.
Latency Mode
Deterministic
Table
1–45:
1
600 Mbps to
Supported
Data Rate
3.75 Gbps
> 1 Gbps
Range
Table 1–45
deterministic latency mode.
PCIe Mode
Intel Corporation has developed a PHY interface for the PCIe Architecture
specification to enable implementation of a PCIe-compliant physical layer device. The
PCIe specification also defines a standard interface between the physical layer device
and the media access control layer (MAC). Version 2.0 of the PCIe specification
provides implementation details for a PCIe-compliant physical layer device at both
Gen1 (2.5 GT/s) and Gen2 (5 GT/s) signaling rates.
To implement a Version 2.0 PCIe-compliant PHY, you must configure the
Stratix IV GX and GT transceivers in PCIe functional mode. Stratix IV GX and GT
devices have built-in PCIe hard IP blocks that you can use to implement the
PHY-MAC layer, data link layer, and transaction layer of the PCIe protocol stack. You
can also bypass the PCIe hard IP blocks and implement the PHY-MAC layer, data link
layer, and transaction layer in the FGPA fabric using a soft IP. If you enable the PCIe
hard IP blocks, the Stratix IV transceivers interface with these hard IP blocks.
Otherwise, the Stratix IV transceivers interface with the FPGA fabric.
You can configure the Stratix IV GX and GT transceivers in PCIe functional mode
using one of the following two methods:
Description of PCIe hard IP architecture and PCIe mode configurations allowed when
using the PCIe hard IP block are beyond the scope of this chapter. For more
information about the PCIe hard IP block, refer to the
ALTGX MegaWizard Plug-In Manager—if you do not use the PCIe hard IP block
PCIe Compiler—if you use the PCIe hard IP block
lists the PMA-PCS interface widths, CPRI and OSBAI data rates in
Width for CPRI
16 bit/20 bit
16 bit/20 bit
32 bit/40 bit
8 bit/10 bit
PMA-PCS
Interface
& OBSAI
CPRI Data Rate
6.144 (2), (3),
4.915 (2),
2.4576
(GBPS)
0.6144
1.2288
3.072
(4)
(1)
(3)
Frequency
PCS Clock
122.88
245.76
245.76
(MHz)
61.44
153.6
307.2
Stratix IV Device Handbook Volume 2: Transceivers
PCI Express Compiler User Guide.
6.144 (3),
OBSAI Data
3.072
(Gbps)
1.536
1.536
Rate
768
(3)
(4)
Frequency
PCS Clock
(MHz)
153.6
153.6
307.2
76.8
76.8
1–127

Related parts for EP4SE530H40I3