EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 829

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 4: Reset Control and Power Down in Stratix IV Devices
Transceiver Reset Sequences
February 2011 Altera Corporation
PCIe Initialization/Compliance Phase
After the device is powered up, a PCIe-compliant device goes through the compliance
phase during initialization. In this phase, the PCIe protocol requires the system to be
operating at the Gen 1 data rate. The rx_digitalreset signal must be de-asserted
during this compliance phase to achieve transitions on the pipephydonestatus signal,
as expected by the link layer. The rx_digitalreset signal is de-asserted based on the
assertion of the rx_freqlocked signal.
During the initialization/compliance phase, do not use the rx_freqlocked signal to
trigger a de-assertion of the rx_digitalreset signal. Instead, follow these reset steps:
1. After power up, assert pll_powerdown for a minimum period of t
2. When the transmitter PLL locks, as indicated by the pll_locked signal going high
3. When the receiver CDR locks to the input reference clock, as indicated by the
PCIe Normal Phase
For the normal PCIe phase, follow these steps:
1. After completion of the Initialization/Compliance phase, during the normal
2. Wait for the rx_freqlocked signal to go high again. In this phase, the received data
3. After the rx_freqlocked signal goes high, wait for at least 4 μs before asserting
4. During normal operation, after you speed-negotiate to the Gen 2 data rate,
time between markers 1 and 2). Keep the tx_digitalreset, rx_analogreset, and
rx_digitalreset signals asserted during this time period. After you de-assert the
pll_powerdown signal, the transmitter PLL starts locking to the transmitter input
reference clock.
(marker 3), de-assert tx_digitalreset. For a receiver operation, wait for the busy
signal to be de-asserted. rx_analogreset is then de-asserted. After
rx_analogreset is de-asserted, the receiver CDR starts locking to the receiver
input reference clock.
rx_pll_locked signal going high at marker 7 in
rx_digitalreset signal (marker 8). After de-asserting rx_digitalreset, the
pipephydonestatus signal transitions from the transceiver channel to indicate the
status to the link layer. Depending on its status, pipephydonestatus helps with the
continuation of the compliance phase. After successful completion of this phase,
the device enters into the normal operation phase.
operation phase at the Gen 1 data rate, when the rx_freqlocked signal is
de-asserted (marker 10 in
signifying the lock-to-reference clock.
is valid (not electrical idle) and the receiver CDR locks to the incoming data.
Proceed with the reset sequence after assertion of the rx_freqlocked signal.
rx_digitalreset (marker 12 in
that the receiver phase compensation FIFO is initialized.
asserting the rx_digitalreset signal causes the PCIe rate switch circuitry to
switch the transceiver to the Gen 1 data rate.
Data from the transceiver block is not valid from the time the rx_freqlocked
signal goes low (marker 10 in
de-asserted (marker 13 in
period (between markers 10 and 13 in
Figure
Figure
Figure
Figure
4–12), wait for the rx_pll_locked signal assertion
4–12). The PLD logic ignores the data during this
4–12) to the time rx_digitalreset is
Figure
4–12) for two parallel receive clock cycles so
4–12).
Stratix IV Device Handbook Volume 2: Transceivers
Figure
4–12, de-assert the
pll_powerdown
(the
4–23

Related parts for EP4SE530H40I3