EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 70

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
3–14
Figure 3–13. True Dual-Port Timing Waveform
Stratix IV Device Handbook Volume 1
q_a (asynch)
q_b (asynch)
address_a
address_b
data_a
wren_a
wren_b
clk_a
clk_b
din-1
an-1
doutn-1
Table 3–8
dual-port mode.
Table 3–8. M144K Block Mixed-Width Configurations (True Dual-Port Mode)
In true dual-port mode, M9K and M144K blocks support separate write-enable and
read-enable signals. You can save power by keeping the read-enable signal low
(inactive) when not reading. Read-during-write operations to the same address can
either output “new data” at that location or “old data”. To choose the desired
behavior, set the read-during-write behavior to either new data or old data in the
RAM MegaWizard Plug-In Manager in the Quartus II software. For more information,
refer to
In true dual-port mode, you can access any memory location at any time from either
port. When accessing the same memory location from both ports, you must avoid
possible write conflicts. A write conflict happens when you attempt to write to the
same address location from both ports at the same time. This results in unknown data
being stored to that address location. No conflict resolution circuitry is built into the
Stratix IV TriMatrix memory blocks. You must handle address conflicts external to the
RAM block.
Figure 3–13
and the read operation at port B, with the read-during-write behavior set to new data.
Registering the RAM’s outputs simply delays the q outputs by one clock cycle.
16K × 8
8K × 16
4K × 32
16K × 9
8K × 18
4K × 36
bn
din-1
Read Port
“Read-During-Write Behavior” on page
din
an
lists the possible M144K block mixed-port width configurations in true
shows true dual-port timing waveforms for the write operation at port A
doutn
din
b0
a0
16K × 8
dout0
v
v
v
a1
dout0
dout1
Chapter 3: TriMatrix Embedded Memory Blocks in Stratix IV Devices
8K × 16
b1
v
v
v
a2
dout2
4K × 32
a3
v
v
v
3–18.
Write Port
dout3
dout1
b2
din4
a4
16K × 9
v
v
v
February 2011 Altera Corporation
din4
din5
a5
8K × 18
v
v
v
dout2
din5
b3
din6
a6
Memory Modes
4K × 36
v
v
v

Related parts for EP4SE530H40I3